Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/601379
Title: Architectural Design of Router for Network on Chip
Researcher: Monika Katta
Guide(s): Ramesh T K
Keywords: Engineering
Engineering and Technology
Engineering Electronic and Communication; multi core processors; NoC architecture; network on chip; routing in NoC; topology in multi-core processors; flow control techniques; packet delay reduction; virtual channels (VCs); input queue routing ; wormhole switching; wire overhead reduction; RF pipeline stage; SA stage optimization;; router design improvement flit transport pathways; mathematical modeling; packet order optimization
University: Amrita Vishwa Vidyapeetham University
Completed Date: 2024
Abstract: Multi-core processors connect thousands of cores using NoC, in place of shared buses or pointto- newlinepoint connection wires. It has the fundamental building pieces, including routing, topology,and flow control. Traditionally employed IQR places packets in each VC in a specific order. newlineDue to the switch allocator s limited ability to allocate packets, this approach is susceptible to newlineHoL blocking. By improvising on architectural challenges and overcoming design constraints, newlinethe objective of this work is to decrease average packet delay, reduce wire overhead, and boost NoC routers allocation services.Initially, the SB registers are used for scheduling the packets stored in input buffers, facilitating the design of SB-Router architecture. The VCs are built as SBs, so as to enable SA newlinefor both the VC head packet and the packets kept in the SB registers. In our work, a VC newlineallocation mechanism is created to help with the input buffer s packet order. Additionally, Fill newlineVC allocation is integrated with SB-Router. For uniform traffic with an injection rate of 0.42 flits/cycle, SB-Router-1, having one SB register exhibits a 68.75 percent drop in latency when newlinecompared to the baseline router.Later, the currently existing SMART NoC is modified, and the Turn-to-west-first technique newlineis utilized to create express bypass channels where all bypass requests are sent simultaneously newlinewith flits. The router design has incorporated the methods such as adaptive routing, combined newlinewormhole switching and virtual cut-through. In our work, the wire overhead is calculated newlineusing mathematical modeling. Based on these factors, a novel router architecture is created newlineto enable the flits to travel both one and two-dimensional pathways without latching in any newlinebypass router. The launch latency and wire overhead for SMART NoC is reduced by NoC newlineusing express bypass channels.To improve NoC routers allocation, a new pipeline stage called RF is added before the newlineSA stage. The RF stage s objective is to complete the uniform request and EPC requests ...
Pagination: xvi, 115
URI: http://hdl.handle.net/10603/601379
Appears in Departments:Department of Electronics & Communication Engineering (Amrita School of Engineering)

Files in This Item:
File Description SizeFormat 
01_title.pdfAttached File335.6 kBAdobe PDFView/Open
02_prelim pages.pdf771.74 kBAdobe PDFView/Open
03_certificate of plagiarism_monika.pdf105.6 kBAdobe PDFView/Open
04_contents.pdf51.17 kBAdobe PDFView/Open
05_abstract.pdf49.46 kBAdobe PDFView/Open
06_chapter 1.pdf224.96 kBAdobe PDFView/Open
07_chapter 2.pdf190.4 kBAdobe PDFView/Open
12_annexure.pdf86.57 kBAdobe PDFView/Open
80_recommendation.pdf383.35 kBAdobe PDFView/Open
Show full item record


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: