Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/588608
Full metadata record
DC FieldValueLanguage
dc.coverage.spatial
dc.date.accessioned2024-09-11T04:24:31Z-
dc.date.available2024-09-11T04:24:31Z-
dc.identifier.urihttp://hdl.handle.net/10603/588608-
dc.description.abstractRecent improvements in digital technology have made it possible to newlinestore, send, and analyse huge amounts of data. Using complex computing methods newlineto effectively handle the growing amount of data in real-time apps is now necessary. newlineThese advancements also pose challenges in improving image quality, such as newlineenhancing contrast and pre-processing. Signal processing algorithms, which involve newlinenumerous arithmetic and logical operations, are implemented in real-time newlineapplications using application-specific integrated circuits (ASICs) or digital signal newlineprocessors (DSPs). Multipliers are essential in most signal-processing algorithms, newlineand their design incorporates various optimization techniques in low-power. It has newlinebeen found that the Wallace tree multiplier can use a scalable compressor design. newlineThe proposed scalable compressors are built with cascade-stage XOR-MUX newlinestructures which allows the design to efficiently extend to larger compressors newlinetargeting higher-order multipliers. A split scalable compressor approach is suggested newlinefor scalable compressors to reduce the propagation delay and decrease the carry newlinedelay. The proposed compressors significantly influence the size and power newlinerequirements of the multiplier. For a 6.9% reduction in area, the scalable multipliers newlineexhibit a 9.3% reduction in power and a 16.7% reduction in time delay compared to newlinethe multipliers designed with 4:2 and 15:4 compressors. In contrast, a 5.3% newlinereduction in the area of a split scalable multiplier shows a decrease of 4.6% in power newlineand a 21.1% reduced time delay newline
dc.format.extent
dc.languageEnglish
dc.relation
dc.rightsuniversity
dc.titleDesign of Energy Efficient Approximate Multiplier Architectures for Multimedia Applications
dc.title.alternative
dc.creator.researcherMaria Dominic Savio, M
dc.subject.keywordEngineering
dc.subject.keywordEngineering and Technology
dc.subject.keywordEngineering Electrical and Electronic
dc.description.note
dc.contributor.guideDeepa, T
dc.publisher.placeKattankulathur
dc.publisher.universitySRM Institute of Science and Technology
dc.publisher.institutionDepartment of Electronics and Communication Engineering
dc.date.registered
dc.date.completed2024
dc.date.awarded2024
dc.format.dimensions
dc.format.accompanyingmaterialDVD
dc.source.universityUniversity
dc.type.degreePh.D.
Appears in Departments:Department of Electronics and Communication Engineering

Files in This Item:
File Description SizeFormat 
01_title page.pdfAttached File248.29 kBAdobe PDFView/Open
02_preliminary page.pdf552.85 kBAdobe PDFView/Open
03_content.pdf228.62 kBAdobe PDFView/Open
04_abstract.pdf146.1 kBAdobe PDFView/Open
05_chapter 1.pdf542.91 kBAdobe PDFView/Open
06_chapter 2.pdf1.42 MBAdobe PDFView/Open
07_chapter 3.pdf1.25 MBAdobe PDFView/Open
08_chapter 4.pdf820.03 kBAdobe PDFView/Open
09_chapter 5.pdf1.52 MBAdobe PDFView/Open
10_chapter 6.pdf822.34 kBAdobe PDFView/Open
11_chapter 7.pdf162.17 kBAdobe PDFView/Open
12_annexures.pdf450.9 kBAdobe PDFView/Open
80_recommendation.pdf276.97 kBAdobe PDFView/Open


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: