Please use this identifier to cite or link to this item:
http://hdl.handle.net/10603/588608
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.coverage.spatial | ||
dc.date.accessioned | 2024-09-11T04:24:31Z | - |
dc.date.available | 2024-09-11T04:24:31Z | - |
dc.identifier.uri | http://hdl.handle.net/10603/588608 | - |
dc.description.abstract | Recent improvements in digital technology have made it possible to newlinestore, send, and analyse huge amounts of data. Using complex computing methods newlineto effectively handle the growing amount of data in real-time apps is now necessary. newlineThese advancements also pose challenges in improving image quality, such as newlineenhancing contrast and pre-processing. Signal processing algorithms, which involve newlinenumerous arithmetic and logical operations, are implemented in real-time newlineapplications using application-specific integrated circuits (ASICs) or digital signal newlineprocessors (DSPs). Multipliers are essential in most signal-processing algorithms, newlineand their design incorporates various optimization techniques in low-power. It has newlinebeen found that the Wallace tree multiplier can use a scalable compressor design. newlineThe proposed scalable compressors are built with cascade-stage XOR-MUX newlinestructures which allows the design to efficiently extend to larger compressors newlinetargeting higher-order multipliers. A split scalable compressor approach is suggested newlinefor scalable compressors to reduce the propagation delay and decrease the carry newlinedelay. The proposed compressors significantly influence the size and power newlinerequirements of the multiplier. For a 6.9% reduction in area, the scalable multipliers newlineexhibit a 9.3% reduction in power and a 16.7% reduction in time delay compared to newlinethe multipliers designed with 4:2 and 15:4 compressors. In contrast, a 5.3% newlinereduction in the area of a split scalable multiplier shows a decrease of 4.6% in power newlineand a 21.1% reduced time delay newline | |
dc.format.extent | ||
dc.language | English | |
dc.relation | ||
dc.rights | university | |
dc.title | Design of Energy Efficient Approximate Multiplier Architectures for Multimedia Applications | |
dc.title.alternative | ||
dc.creator.researcher | Maria Dominic Savio, M | |
dc.subject.keyword | Engineering | |
dc.subject.keyword | Engineering and Technology | |
dc.subject.keyword | Engineering Electrical and Electronic | |
dc.description.note | ||
dc.contributor.guide | Deepa, T | |
dc.publisher.place | Kattankulathur | |
dc.publisher.university | SRM Institute of Science and Technology | |
dc.publisher.institution | Department of Electronics and Communication Engineering | |
dc.date.registered | ||
dc.date.completed | 2024 | |
dc.date.awarded | 2024 | |
dc.format.dimensions | ||
dc.format.accompanyingmaterial | DVD | |
dc.source.university | University | |
dc.type.degree | Ph.D. | |
Appears in Departments: | Department of Electronics and Communication Engineering |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
01_title page.pdf | Attached File | 248.29 kB | Adobe PDF | View/Open |
02_preliminary page.pdf | 552.85 kB | Adobe PDF | View/Open | |
03_content.pdf | 228.62 kB | Adobe PDF | View/Open | |
04_abstract.pdf | 146.1 kB | Adobe PDF | View/Open | |
05_chapter 1.pdf | 542.91 kB | Adobe PDF | View/Open | |
06_chapter 2.pdf | 1.42 MB | Adobe PDF | View/Open | |
07_chapter 3.pdf | 1.25 MB | Adobe PDF | View/Open | |
08_chapter 4.pdf | 820.03 kB | Adobe PDF | View/Open | |
09_chapter 5.pdf | 1.52 MB | Adobe PDF | View/Open | |
10_chapter 6.pdf | 822.34 kB | Adobe PDF | View/Open | |
11_chapter 7.pdf | 162.17 kB | Adobe PDF | View/Open | |
12_annexures.pdf | 450.9 kB | Adobe PDF | View/Open | |
80_recommendation.pdf | 276.97 kB | Adobe PDF | View/Open |
Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).
Altmetric Badge: