Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/579597
Title: A PVT aware Surrogate Modeling Framework for Digital Analog and Mixed Signal VLSI Circuits
Researcher: Deepthi Amuru
Guide(s): Zia Abbas
Keywords: Engineering
Engineering and Technology
Engineering Electrical and Electronic
University: International Institute of Information Technology, Hyderabad
Completed Date: 2024
Abstract: The invention of Complementary Metal Oxide Semiconductor (CMOS) transistors marked a revolutionary newlineshift in the field of electronics, ushering in the era of semiconductor devices within the newlineIntegrated Circuit (IC) industry. Since then, CMOS technology has dominated the realm of microelectronics. newlineThe key to advancing ICs lies in transistor scaling, which boosts transistor density, switching newlinespeed, and operational frequency, enabling the creation of higher-performing electronic circuits. However, newlinethe aggressive down-scaling of CMOS technology has posed challenges for device engineers while newlineopening up new opportunities. As transistor dimensions decrease, the complexity of the semiconductor newlineprocess increases. As we approach atomic scales, simple scaling reaches its limits. Despite their minute newlinesize, devices can encounter various performance issues, including increased leakage, reduced gain, and newlineincreased sensitivity to manufacturing process variations. The substantial rise in process variations significantly newlineimpacts circuit operation, resulting in variable performance even in transistors of identical newlinesize. This, in turn, affects the propagation delay of the circuit, which behaves as a stochastic random newlinevariable, making timing-closure techniques more complex and exerting a substantial influence on chip newlineyield. FinFETs, which have superseded CMOS in the nanoscale IC designs, also face performance newlinedeviations due to process variations despite demonstrating good resistance to Short Channel Effects newline(SCE). Surging process variations in the nanometer regime significantly contribute to the degradation of newlineparametric yield. newlineUnder such scenarios, the Process, Voltage, and Temperature (PVT) aware performance estimation newlineof VLSI circuits through traditional Electronic Computer Aided Design (E-CAD) tools is a complex endeavor. newlineThese tools often exhibit intricacies, heavily relying on specific circuit architectures and licensing newlineagreements, while demanding significant simulation times proportional to the design complexity. newlineMoreover, c
Pagination: 
URI: http://hdl.handle.net/10603/579597
Appears in Departments:Department of Electronic and Communication Engineering

Files in This Item:
File Description SizeFormat 
80_recommendation.pdfAttached File151.1 kBAdobe PDFView/Open
abstract.pdf49.73 kBAdobe PDFView/Open
annexures.pdf138.95 kBAdobe PDFView/Open
chapter 1.pdf177.39 kBAdobe PDFView/Open
chapter 2.pdf155.76 kBAdobe PDFView/Open
chapter 3.pdf1.84 MBAdobe PDFView/Open
chapter 4.pdf4.85 MBAdobe PDFView/Open
chapter 5.pdf1.17 MBAdobe PDFView/Open
chapter 6.pdf1.48 MBAdobe PDFView/Open
chapter 7.pdf22.55 MBAdobe PDFView/Open
chapter 8.pdf1.78 MBAdobe PDFView/Open
chapter 9.pdf136.86 kBAdobe PDFView/Open
content.pdf85.66 kBAdobe PDFView/Open
prelimnary pages.pdf219.72 kBAdobe PDFView/Open
title.pdf74.98 kBAdobe PDFView/Open
Show full item record


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: