Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/565922
Full metadata record
DC FieldValueLanguage
dc.coverage.spatialCertain investigation on logic styles used in full adder for vlsi applications
dc.date.accessioned2024-05-22T05:46:39Z-
dc.date.available2024-05-22T05:46:39Z-
dc.identifier.urihttp://hdl.handle.net/10603/565922-
dc.description.abstractIn the modern digital very large scale integration (VLSI) design, newlinethe explosive growth in usage of portable consumer products like laptop and newlinemobile phone devices, has motivated the researchers to achieve enhanced newlineVLSI systems. Full adder is the most important fundamental building block newlineof complex arithmetic circuits in digital systems like microcontrollers and newlinedigital signal processors. The performance of a single bit full adder can be newlineimproved by employing optimized logics for arithmetic operations. The newlineadder cell is a basic building block in VLSI systems and it determines the newlineoverall performance. Due to this reason, enhancing the performance of single newlinebit full adder cell in terms of power, speed and power delay product (PDP) is newlinea vital field of research. newlineIn the VLSI systems, the most important performance newlineparameters are power consumption, speed and reliability in function. The newlinedesign of a low power system is one of the major requirement to develop an newlineenergy efficient digital systems. The energy efficient system is attained by newlineincorporating effective power optimization techniques. Among several low newlinepower techniques, one of the important method is choosing proper logic newlinestyles at transistor level. The design of enhanced full adders with low power newlineis preferred to perform the arithmetic operations for VLSI applications. newline
dc.format.extentxxvi,185p.
dc.languageEnglish
dc.relationp.177-184
dc.rightsuniversity
dc.titleCertain investigation on logic styles used in full adder for vlsi applications
dc.title.alternative
dc.creator.researcherThiruvengadam R
dc.subject.keywordCMOS
dc.subject.keywordPower Delay Product
dc.subject.keywordVLSI
dc.description.note
dc.contributor.guideArvind C
dc.publisher.placeChennai
dc.publisher.universityAnna University
dc.publisher.institutionFaculty of Information and Communication Engineering
dc.date.registered
dc.date.completed2024
dc.date.awarded2024
dc.format.dimensions21cm.
dc.format.accompanyingmaterialNone
dc.source.universityUniversity
dc.type.degreePh.D.
Appears in Departments:Faculty of Information and Communication Engineering

Files in This Item:
File Description SizeFormat 
01_title.pdfAttached File18.11 kBAdobe PDFView/Open
02_prelimpages.pdf1.06 MBAdobe PDFView/Open
03_contents.pdf178.53 kBAdobe PDFView/Open
04_abstracts.pdf166.36 kBAdobe PDFView/Open
05_chapter1.pdf595.12 kBAdobe PDFView/Open
06_chapter2.pdf781.1 kBAdobe PDFView/Open
07_chapter3.pdf2.53 MBAdobe PDFView/Open
08_chapter4.pdf1.07 MBAdobe PDFView/Open
09_chapter5.pdf1.06 MBAdobe PDFView/Open
10_chapter6.pdf430.03 kBAdobe PDFView/Open
11_annexures.pdf126.26 kBAdobe PDFView/Open
80_recommendation.pdf75.17 kBAdobe PDFView/Open


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: