Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/545217
Full metadata record
DC FieldValueLanguage
dc.coverage.spatialgive main subject of the thesis): LOW POWER VLSI
dc.date.accessioned2024-02-14T05:11:09Z-
dc.date.available2024-02-14T05:11:09Z-
dc.identifier.urihttp://hdl.handle.net/10603/545217-
dc.description.abstractThe objective of this PhD work is Design and Simulation of Low Leakage Quad Gate Stacked Nano-Sheets FinFET Device for Application in Memory and Analog Circuits. The need for battery driven equipment is increasing each day like in sensors, wireless gadgets, cell phones and medical implants. It is required that these equipment consume less power during their operation to enhance the battery life. Hence to address this problem, there is a requirement for such a device that can handle the co-existence of low voltage and low power handling capacity. The work in this thesis has been carried out to suggest solutions to these challenges by proposing and implementing a novel device for both analog and digital applications .In this work, a low power and high performance 3D Quad Gate Stacked Nano-sheets FinFET (QG-SNS) device has been designed by adding an additional fourth gate to a tri-gate device and it has been modified to make fins as vertically stacked Nano-sheets. The prerequisite is that the physical parameters must have been calibrated. The designed device has been calibrated and optimized at 30 nm technology node on COGENDA Visual TCAD tool and Visual Fab tool. Simulations have been performed for VGS varying from 0 Volt to 1 Volt. The voltage at drain terminal is kept at 0.05 Volt and 1 Volt for linear and saturation modes respectively. newline To determine the behavior of the semiconductor devices, different physical models have been used in the device design code. The physical models used are basic model, band model, mobility model, Drift Diffusion Model (DDM), and Shockley-Read-hall (SRH) model. The thesis further highlights the different device parameters that have been opted for the design of the proposed device. The impact of the variations in the number of Nano-sheets, work function, source and drain doping concentration on the performance of the device has been analyzed to identify the optimum parameter values to attain an outstanding performance with reference to Subthreshold Slope (SS), OFF current (IOFF) an
dc.format.extentxxiii;150p.
dc.languageEnglish
dc.relationAPA
dc.rightsuniversity
dc.titleDesign and Simulation of low leakage Quad Gate Stacked Nano Sheets Finfet Device for Application in Memory and Analog Circuits
dc.title.alternative
dc.creator.researcherRuhil,Shaifali
dc.subject.keywordEngineering
dc.subject.keywordEngineering and Technology
dc.subject.keywordEngineering Electrical and Electronic
dc.description.noteReferences are from page no 118
dc.contributor.guideKhanna,Vandana
dc.publisher.placeGurgaon
dc.publisher.universityThe Northcap University
dc.publisher.institutionDepartment of EECE
dc.date.registered2016
dc.date.completed2023
dc.date.awarded2023
dc.format.dimensions
dc.format.accompanyingmaterialNone
dc.source.universityUniversity
dc.type.degreePh.D.
Appears in Departments:Department of EECE

Files in This Item:
File Description SizeFormat 
01_title page.pdfAttached File13.07 kBAdobe PDFView/Open
02_prelim pages.pdf676.44 kBAdobe PDFView/Open
03_content.pdf342.21 kBAdobe PDFView/Open
04_abstract.pdf454.89 kBAdobe PDFView/Open
05_chapter1.pdf1.01 MBAdobe PDFView/Open
06_chapter2.pdf833.07 kBAdobe PDFView/Open
07_chapter3.pdf1.58 MBAdobe PDFView/Open
08_chapter4.pdf1.85 MBAdobe PDFView/Open
09_chapter5.pdf1.28 MBAdobe PDFView/Open
10_annexures.pdf539.85 kBAdobe PDFView/Open
11_chapter6.pdf822.83 kBAdobe PDFView/Open
12_chapter7.pdf290.3 kBAdobe PDFView/Open
80_recommendation.pdf644.28 kBAdobe PDFView/Open


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: