Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/536276
Full metadata record
DC FieldValueLanguage
dc.coverage.spatial
dc.date.accessioned2024-01-02T11:20:48Z-
dc.date.available2024-01-02T11:20:48Z-
dc.identifier.urihttp://hdl.handle.net/10603/536276-
dc.description.abstractThe successive approximation-register (SAR) analog-to-digital converters (ADCs) have excellent energy efficiency compared to other Nyquist-rate ADCs like Flash,Pipeline, etc. The simplest form of a SAR ADC employs track-and-hold (T/H) switches, a voltage comparator, a digital controller, and a capacitive digital-toanalog converter (DAC). Due to its simple architecture and highly digital and switching intensive behavior, its popularity has been boosted with technology down scaling. However, most of the designs reported in the literature employ binary-weighted capacitive DAC array, whose size increases exponentially with an increase in resolution of the ADC. This exponential increase degrades the conversion speed and energy efficiency of the SAR ADC. One of the best methods to reduce the size of the binary-weighted capacitive DAC array with the increasing resolution is to use two (or more) small-sized sub-DACs to form the complete DAC of the ADC. Though capacitive-resistive hybrid DAC-based SAR ADCs have been reported in the literature, resistive DAC tradeoff between power consumption, active area, and operating speed, which compromise the performance and energy efficiency. On the other hand, limited number of SAR ADCs with capacitive sub-DACs have been reported, which demand calibration logic and additional digital controller circuitry. Charge-Sharing (CS) and Merged-Capacitor Switching (MCS) are the two extensively employed switching schemes in the SAR ADCs. While the CS switching principle works on a single array of binary-weighted capacitive DAC, MCS works on two arrays of binary-weighted capacitive DAC for the differential implementation SAR ADC. It should be noted that though CS DAC employs a single array of capacitive DAC, it requires explicit T/H capacitors to perform the conversion algorithm. In addition, this scheme requires a pre-charging phase, in which the capacitors of the DAC array are charged to the reference voltage. As a result, for moderate to high-resolution ADCs, the DAC size will be significan
dc.format.extent152
dc.languageEnglish
dc.relation
dc.rightsuniversity
dc.titleAn energy efficient hybrid DAC based SAR ADC using deep submicron CMOS and large area oxide TFT technologies
dc.title.alternative
dc.creator.researcherTiwari, Bhawna
dc.subject.keywordEngineering
dc.subject.keywordEngineering and Technology
dc.subject.keywordEngineering Electrical and Electronic
dc.description.note
dc.contributor.guideBahubalindruni, Pydi Ganga Mamba, Barquinha, Pedro , Goes, João and Deb, Sujay
dc.publisher.placeDelhi
dc.publisher.universityIndraprastha Institute of Information Technology, Delhi (IIIT-Delhi)
dc.publisher.institutionElectronics and Communication Engineering
dc.date.registered
dc.date.completed2022
dc.date.awarded2022
dc.format.dimensions29
dc.format.accompanyingmaterialNone
dc.source.universityUniversity
dc.type.degreePh.D.
Appears in Departments:Electronics and Communication Engineering

Files in This Item:
File Description SizeFormat 
01_title.pdfAttached File71.86 kBAdobe PDFView/Open
02_prelim pages.pdf355.57 kBAdobe PDFView/Open
03_content.pdf99.53 kBAdobe PDFView/Open
04_abstract.pdf85.1 kBAdobe PDFView/Open
05_chapter 1.pdf524.09 kBAdobe PDFView/Open
06_chapter 2.pdf759.75 kBAdobe PDFView/Open
07_chapter 3.pdf1.95 MBAdobe PDFView/Open
08_chapter 4.pdf1.47 MBAdobe PDFView/Open
09_chapter 5.pdf5.62 MBAdobe PDFView/Open
10_annexures.pdf13.7 MBAdobe PDFView/Open
80_recommendation.pdf103.22 kBAdobe PDFView/Open


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: