Please use this identifier to cite or link to this item:
http://hdl.handle.net/10603/49446
Title: | Investigations on performance Improvements of self biased Adaptive bandwidth PLLS |
Researcher: | Dhurga devi J |
Guide(s): | Ramakrishna P V |
Keywords: | Delay Locked Loop Microprocessor clock generation Phase Locked Loop |
Upload Date: | 11-Sep-2015 |
University: | Anna University |
Completed Date: | 01/08/2014 |
Abstract: | The present research work attempts a number of modifications of newlinethe well established self biased adaptive bandwidth Phase Locked Loop newline PLLs These modifications are considered in order to address the issues that newlinehave become important in the context of PLLs for multi core processors newlinewhich operate with progressively increasing speeds and reduced supply newlinevoltages In a multi core environment the processor clocks are switched newlinerapidly across different pairs of frequency and supply voltage settings in order newlineto maintain the lowest power envelope constraint This requirement newlinecombined with high operating frequencies thus demands faster settling times newlineaccompanied by lower jitter constraints on the PLL design Simultaneously newlinethe PLLs also feed increasing number of Delay Locked DLLs Loops and newlineclock networks hence the capture transients overshoot undershoot of these newlinePLL are required to be as minimum as possible Motivated by these evolving newlineConstraints the present work investigates alternative ways in which the newlinetraditional self biased PLL architecture can be modified to improve the newlineperformance with respect of jitter capture transients undershoot overshoot newlinesettling time and operating frequency range while retaining the inherent newlinebenefits of the traditional second order self biased adaptive bandwidth PLL newlinearchitecture To the best of this researcher s knowledge such studies of newlinerelative contributions to overall jitter or methods of their reduction have not newlinebeen reported in the literature in the context of self biased PLL s though newlinethese continue to be widely used for microprocessor clock generation newline newline |
Pagination: | xx, 106p. |
URI: | http://hdl.handle.net/10603/49446 |
Appears in Departments: | Faculty of Information and Communication Engineering |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
01_title.pdf | Attached File | 26.44 kB | Adobe PDF | View/Open |
02_certificate.pdf | 528.16 kB | Adobe PDF | View/Open | |
03_abstract.pdf | 12.33 kB | Adobe PDF | View/Open | |
04_acknowledgement.pdf | 5.78 kB | Adobe PDF | View/Open | |
05_content.pdf | 37.37 kB | Adobe PDF | View/Open | |
06_chapter1.pdf | 22.17 kB | Adobe PDF | View/Open | |
07_chapter2.pdf | 548.01 kB | Adobe PDF | View/Open | |
08_chapter3.pdf | 233.52 kB | Adobe PDF | View/Open | |
09_chapter4.pdf | 450.18 kB | Adobe PDF | View/Open | |
10_chapter5.pdf | 820.71 kB | Adobe PDF | View/Open | |
11_chapter6.pdf | 15.56 kB | Adobe PDF | View/Open | |
12_reference.pdf | 12.76 kB | Adobe PDF | View/Open | |
13_publication.pdf | 5.21 kB | Adobe PDF | View/Open |
Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial 4.0 International (CC BY-NC 4.0).
Altmetric Badge: