Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/481749
Full metadata record
DC FieldValueLanguage
dc.coverage.spatialArea and delay efficient fir filter design using multiplication optimization
dc.date.accessioned2023-05-08T11:58:06Z-
dc.date.available2023-05-08T11:58:06Z-
dc.identifier.urihttp://hdl.handle.net/10603/481749-
dc.description.abstractThe finite impulse response filter is a key component of all digital video and image processing applications. Due to the higher sample operating rate of data processing, multimedia processors require more power. The major power consumption occurred by FIR filter operations. FIR filter consists of adders, multipliers and delay elements for processing filter inputs and co-efficients. The power consumption of the FIR filter is reduced or optimized by using different adder and multipliers architectures. The reduction in a number of multiplication and additions leads to better area reduction and speed improvements. The main aim of this research work is to propose new multiplier architectures and coefficient selection optimization algorithms to reduce a power consumption of the FIR filter design. newlineThis research work proposes four different FIR filter design approaches, 1) an odd and even stage based for FIR filter, 2) a modified computation sharing multiplier (CSHM) based FIR filter, 3) an optimized tree based MCM technique for FIR filter design and 5) a Differential Evolution (DE) based filter coefficient selection algorithm for FIR filter implementation. newlineMultiplication and addition are the most elementary operations in FIR filter implementation. The performance of the multiplier greatly effects the speed of the FIR filter. This work proposed an odd and even stage-based FIR filter implementation for low power applications. The ancient multiplier of vedic multiplier is used for coefficient and filter input multiplication. The proposed design analyzed in terms of slice, LUT and delay for various order of the filter. newline
dc.format.extentxv,123p.
dc.languageEnglish
dc.relationp.111-122
dc.rightsuniversity
dc.titleArea and delay efficient fir filter design using multiplication optimization
dc.title.alternative
dc.creator.researcherMagesh V
dc.subject.keywordFIR filter
dc.subject.keywordComputation Sharing Multiplier
dc.subject.keywordMultiple Constant Multiplication
dc.description.note
dc.contributor.guideDuraipandian N
dc.publisher.placeChennai
dc.publisher.universityAnna University
dc.publisher.institutionFaculty of Information and Communication Engineering
dc.date.registered
dc.date.completed2022
dc.date.awarded2022
dc.format.dimensions21cm
dc.format.accompanyingmaterialNone
dc.source.universityUniversity
dc.type.degreePh.D.
Appears in Departments:Faculty of Information and Communication Engineering

Files in This Item:
File Description SizeFormat 
01_title.pdfAttached File27.44 kBAdobe PDFView/Open
02_prelimpages.pdf3.57 MBAdobe PDFView/Open
03_contents.pdf165.92 kBAdobe PDFView/Open
04_abstracts.pdf145.7 kBAdobe PDFView/Open
05_chapter1.pdf623.46 kBAdobe PDFView/Open
06_chapter2.pdf271.83 kBAdobe PDFView/Open
07_chapter3.pdf675.95 kBAdobe PDFView/Open
08_chapter4.pdf471.4 kBAdobe PDFView/Open
09_chapter5.pdf672.83 kBAdobe PDFView/Open
10_chapter6.pdf561.33 kBAdobe PDFView/Open
11_annexure.pdf128.39 kBAdobe PDFView/Open
80_recommendation.pdf63.64 kBAdobe PDFView/Open


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: