Please use this identifier to cite or link to this item:
http://hdl.handle.net/10603/479832
Title: | DFT Techniques for Asynchronous Dominant SoC |
Researcher: | Shirur, Yasha Jyothi M |
Guide(s): | Suresh, M S and Chakravarthi, Veena S |
Keywords: | Engineering Engineering and Technology Engineering Electrical and Electronic |
University: | Visvesvaraya Technological University, Belagavi |
Completed Date: | 2017 |
Abstract: | Future of VLSI design is asynchronous style, owing to advantages it gives over newlinesynchronous designs. Asynchronous circuits consume less power, generate less noise, and newlineproduce less electro-magnetic interference (EMI), compared to their synchronous counterparts, newlinewithout degrading performance. Furthermore, delay-insensitive (DI) asynchronous paradigms newlinehave a number of additional advantages, especially when designing complex circuits, like newlineSystems-on-a-Chip (SoCs), including substantially reduced crosstalk between analog and digital newlinecircuits, ease of integrating multi-rate circuits, and component reuse. Asynchronous circuits can newlineutilize a synchronous wrapper, such that the end user is oblivious of the fact that the internal newlinecircuitry is actually asynchronous in nature. To meet ever demanding customers needs most of newlinethe System on chip (SoC) designs are complex in terms of functionality, performance and newlineintegration and are based on synchronous implementation. As SoC complexity increases, major newlinepower consumption is due to unnecessary switching of the clock. Other issues related to clock in newlinethe synchronous SoC design are routing, interconnection and clock skew which are complex to newlineaddress today. To tackle issues of power consumptions and clock, many researchers, newlineacademicians and design houses are working to bring the asynchronous design to fore front newlineresulting in Asynchronous dominant SoC [A-SoC]. Any new design style will not be accepted newlineuntil design methodology is proven to be efficient and compatibility with many other design newlinerelated processes such as Automated Electronic Design Automation (EDA) tools support and newlineability for radical shift in design methodology by the design houses. newlineCritical design advantage related to asynchronous design style is hazard-free newlinecommunication across the chip. But, high-concurrency in design makes them difficult to test and newlineverify. Lack of test methods and EDA Tools to complete design flow compounds testability newlineissue as most of the available commercial EDA tools are |
Pagination: | 144 |
URI: | http://hdl.handle.net/10603/479832 |
Appears in Departments: | Department of Electronics and Communication Engineering |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
01_title.pdf | Attached File | 121.71 kB | Adobe PDF | View/Open |
02_prelim pages.pdf | 505.66 kB | Adobe PDF | View/Open | |
03_content.pdf | 394.89 kB | Adobe PDF | View/Open | |
04_abstract.pdf | 196.53 kB | Adobe PDF | View/Open | |
05_chapter 1.pdf | 385.44 kB | Adobe PDF | View/Open | |
06_chapter 2.pdf | 533.37 kB | Adobe PDF | View/Open | |
07_chapter 3.pdf | 2.72 MB | Adobe PDF | View/Open | |
08_chapter 4.pdf | 1.19 MB | Adobe PDF | View/Open | |
09_chapter 5.pdf | 1.27 MB | Adobe PDF | View/Open | |
11_chapter 6.pdf | 707.39 kB | Adobe PDF | View/Open | |
80_recommendation.pdf | 222.25 kB | Adobe PDF | View/Open |
Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).
Altmetric Badge: