Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/475524
Title: A hardware implementation of a Novel sms4 cipher algorithm and its Security evaluation encryption Efficiency analysis
Researcher: Babu, M
Guide(s): Sathishkumar, G A
Keywords: Engineering and Technology
Engineering
Engineering Electrical and Electronic
Security evaluation
hardware implementation
Novel sms4 cipher algorithm
University: Anna University
Completed Date: 2022
Abstract: In this digital era, securing the data over the wireless channel is a newlinecrucial task. The importance of developing a cryptosystem to secure secret newlineinformation is increased rapidly based on the evolution in digitization. The newlinesectors like defense, medical, and banking, the lack of data security may newlineaffect human life and the economy. So, the cryptosystem should be secure and newlinefast enough to satisfy the requirements of such sectors. The intruder may try newlineto hack the data propagated through the unsecured wireless medium. newlineBrute-force is an attack that can break any cryptosystem by trying all the newlinepossible combinations. The strength of a cryptosystem relies on how much newlinetime the brute-force attack takes to decode the secret information. In the newlinedefense sector, the cryptosystem should be designed so that it should be more newlinevital to resist security attacks and be faster to encrypt the original message. newlineThe proposed SMS4-BSK cryptosystem is a symmetric cipher. The design is newlinedeveloped from the standard SMS4 algorithm. The encryption and decryption newlineprocess uses the same keyspace. The same architecture is also used for both newlineencryption and decryption. The SMS4-BSK cryptosystem is a block cipher newlinewith a block size of 128-bit. The input binary streams of the message is split newlineinto blocks. Each message block contains 128-bit. The cryptosystem is newlinecapable of processing 128-bit at a time. Both the encryption as well as key newlinegeneration architectures have 32 rounding operations. Confusion and newlinediffusion are deployed in each round to increase t he complexity of the design. newlineThe novel 32 round BSK processing block is developed to implement the newlinerounding operation in both the encryption and key generation architecture. newlineThe proposed algorithm is designed with Verilog HDL using the Xilinx ISE newlineDesign suite 14.6 tool. newline
Pagination: xiv,114p.
URI: http://hdl.handle.net/10603/475524
Appears in Departments:Faculty of Information and Communication Engineering

Files in This Item:
File Description SizeFormat 
01_title.pdfAttached File45.05 kBAdobe PDFView/Open
02_prelim pages.pdf1.43 MBAdobe PDFView/Open
03_content.pdf10.1 kBAdobe PDFView/Open
04_abstract.pdf88 kBAdobe PDFView/Open
05_chapter 1.pdf339.69 kBAdobe PDFView/Open
06_chapter 2.pdf594.63 kBAdobe PDFView/Open
07_chapter 3.pdf840.08 kBAdobe PDFView/Open
08_chapter 4.pdf452.67 kBAdobe PDFView/Open
09_chapter 5.pdf406.97 kBAdobe PDFView/Open
10_chapter 6.pdf539.81 kBAdobe PDFView/Open
11_chapter 7.pdf365.31 kBAdobe PDFView/Open
12_annexures.pdf249.74 kBAdobe PDFView/Open
80_recommendation.pdf50.35 kBAdobe PDFView/Open
Show full item record


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: