Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/471191
Title: Certain investigations on voltage level up shifter for low power system on chip applications
Researcher: Selvakumar, R
Guide(s): Arvind, C
Keywords: Engineering and Technology
Engineering
Engineering Electrical and Electronic
VLSI
Voltage level
Low power system
University: Anna University
Completed Date: 2021
Abstract: The advancement in the vlsi technology with the ability to integrate billion/trillion transistors in a chip enables to develop high-performance and portable systems for wireless communication, multimedia and gaming applications. the design of low-power system-on-chip plays a major role to build a complete system comprising of digital, analog and mixed signal circuits on a single chip. furthermore, the recent systems operate under battery-powered and demand energy optimized architectures with high-speed performance. the design of energy-efficient systems is accomplished by incorporating effective power optimization techniques. one of the most important methods among several low-power techniques is the differential voltage and frequency scaling (dvfs) which scales down the supply voltage and the operating frequency. however, the dvfs approach compromises on the speed performance of the system. since the supply voltage is a predominant factor for systemand#8223;s power consumption, the usage of multiple supply voltages (i.e. multi-vdd) for different subsystems in the soc achieves both high-speed and energy-efficient operation. in the multi-vdd technique, different subsystems are energized with supply voltages (low and high) based on the critical and non-critical time constraints. it requires an essential building block called voltage level shifter (vls) as an interfacing circuit to interconnect various voltage domains together. the design of enhanced voltage level shifters is encouraged with high-speed energy-optimized level conversion to adopt the multi-vdd method for the low power soc. the vls can perform level-up and level-down conversions that can be realized using buffer, cross-coupled (half-latch), current mirror and hybrid structures. newline
Pagination: xxii,136p.
URI: http://hdl.handle.net/10603/471191
Appears in Departments:Faculty of Information and Communication Engineering

Files in This Item:
File Description SizeFormat 
01_title.pdfAttached File196.53 kBAdobe PDFView/Open
02_prelim pages.pdf2.72 MBAdobe PDFView/Open
03_content.pdf647.66 kBAdobe PDFView/Open
04_abstract.pdf134.48 kBAdobe PDFView/Open
05_chapter 1.pdf717.38 kBAdobe PDFView/Open
06_chapter 2.pdf427.72 kBAdobe PDFView/Open
07_chapter 3.pdf821.79 kBAdobe PDFView/Open
08_chapter 4.pdf949.67 kBAdobe PDFView/Open
09_chapter 5.pdf1.65 MBAdobe PDFView/Open
10_chapter 6.pdf861.83 kBAdobe PDFView/Open
11_annextures.pdf112.45 kBAdobe PDFView/Open
80_recommendation.pdf95.15 kBAdobe PDFView/Open
Show full item record


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: