Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/462697
Full metadata record
DC FieldValueLanguage
dc.coverage.spatial
dc.date.accessioned2023-02-18T10:03:34Z-
dc.date.available2023-02-18T10:03:34Z-
dc.identifier.urihttp://hdl.handle.net/10603/462697-
dc.description.abstractnewline In modern ASIC and FPGA design flow, global routing is a critical step. Implementation of an optimal procedure for global routing is essential as this directly impacts the performance of the chip. As we go deeper in sub-micron scaling and fabrication of a large number of transistors over a die, efficient EDA tools such as floorplanning, routing and placement become of utmost importance. FPGA Rapid prototyping of the electronic systems and their performance has been linked with routing directly and global routing has become an important parameter of the process yield. Therefore, there is a requirement to revisit the global routing methods during the design processing steps and to optimize performance of the electronic circuits post fabrication. In deep-sub-micron (DSM) regime, process variations become significant and can drastically affect the timing yield. It is well known that the process variations are spatial correlated. For pre-DSM technology nodes, in the absence of process variations, cells on a critical path are traditionally clustered to optimize the path delay. In this thesis, we report an empirical study in which we study the effect of net topology on the path delay in the presence of spatially correlated process variations.
dc.format.extentxiii, 120
dc.languageEnglish
dc.relation
dc.rightsuniversity
dc.titleVLSI Routing Algorithms for Timing Optimization
dc.title.alternative
dc.creator.researcherGEETANJALI UDGIRKAR
dc.subject.keywordEngineering
dc.subject.keywordEngineering and Technology
dc.subject.keywordEngineering Electrical and Electronic
dc.description.note
dc.contributor.guideINDUMATHI G
dc.publisher.placeBelagavi
dc.publisher.universityVisvesvaraya Technological University, Belagavi
dc.publisher.institutionCambridge Institute of Technology KR Puram Bengaluru
dc.date.registered2014
dc.date.completed2020
dc.date.awarded2020
dc.format.dimensions
dc.format.accompanyingmaterialNone
dc.source.universityUniversity
dc.type.degreePh.D.
Appears in Departments:Cambridge Institute of Technology KR Puram Bengaluru

Files in This Item:
File Description SizeFormat 
01_title.pdfAttached File176.16 kBAdobe PDFView/Open
02_prelim pages.pdf712.17 kBAdobe PDFView/Open
03_content page.pdf16.88 kBAdobe PDFView/Open
04_abstract.pdf12.02 kBAdobe PDFView/Open
05_chapter 1.pdf74.44 kBAdobe PDFView/Open
06_chapter 2.pdf446.07 kBAdobe PDFView/Open
07_chapter 3.pdf225.22 kBAdobe PDFView/Open
08_chapter 4.pdf57.8 kBAdobe PDFView/Open
09_chapter 5.pdf266.46 kBAdobe PDFView/Open
10_chapter 6.pdf342.06 kBAdobe PDFView/Open
11_chapter 7.pdf265.96 kBAdobe PDFView/Open
12_chapter 8.pdf5.06 MBAdobe PDFView/Open
13_reference.pdf72.34 kBAdobe PDFView/Open
14_annexure 2.pdf239.72 kBAdobe PDFView/Open
15_appendices.pdf203.41 kBAdobe PDFView/Open
80_recommendation.pdf44.16 kBAdobe PDFView/Open


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: