Please use this identifier to cite or link to this item:
http://hdl.handle.net/10603/458507
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.coverage.spatial | Design and analysis of low power high speed domino logic circuits with improved noise immunity | |
dc.date.accessioned | 2023-02-16T06:05:53Z | - |
dc.date.available | 2023-02-16T06:05:53Z | - |
dc.identifier.uri | http://hdl.handle.net/10603/458507 | - |
dc.description.abstract | The demands for high performance computing of VLSI hardware design enforce the digital designers towards the CMOS Dynamic logic style. Dynamic logic is mainly used for its high speed with less silicon area. However, the main drawback of CMOS logic style is its low noise tolerance (Frustaciet al. 2007) (Wey et al. 2008). Generally, the noise tolerance is improved at the cost of speed degradation and high-power consumption. This problem is severe with the continuous scaling of hardware (Hernandez 2006). Therefore, designing the high-speed low power circuits without affecting the noise tolerance is very much needed in high performance signal processing(Larsson and Svensson 1994)( 0. Gonzalez-Diaz et al. 2006). The intention of the research work is designing high speed, low power VLSI circuits design without compromising noise immunity. newlineIn this research work, Node Voltage based Conditional Keeper is proposed for achieving high speed and low power in domino logic circuit with good noise immunity. The Proposed Node Voltage based Conditional Keeper has attained better power delay product with good noise tolerance as compared to previous domino logic designs. newline newline | |
dc.format.extent | xvi,109p. | |
dc.language | English | |
dc.relation | p.101-108 | |
dc.rights | university | |
dc.title | Design and analysis of low power high speed domino logic circuits with improved noise immunity | |
dc.title.alternative | ||
dc.creator.researcher | Kannan,R | |
dc.subject.keyword | Engineering and Technology | |
dc.subject.keyword | Engineering | |
dc.subject.keyword | Engineering Electrical and Electronic | |
dc.subject.keyword | High speed | |
dc.subject.keyword | Low Power | |
dc.subject.keyword | Noise Tolerance | |
dc.description.note | ||
dc.contributor.guide | Rangarajan, R and Senthilkumar, B | |
dc.publisher.place | Chennai | |
dc.publisher.university | Anna University | |
dc.publisher.institution | Faculty of Information and Communication Engineering | |
dc.date.registered | ||
dc.date.completed | 2021 | |
dc.date.awarded | 2021 | |
dc.format.dimensions | 21cm | |
dc.format.accompanyingmaterial | None | |
dc.source.university | University | |
dc.type.degree | Ph.D. | |
Appears in Departments: | Faculty of Information and Communication Engineering |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
01_title.pdf | Attached File | 84.5 kB | Adobe PDF | View/Open |
02_prelim pages.pdf | 4.18 MB | Adobe PDF | View/Open | |
03_content.pdf | 469.84 kB | Adobe PDF | View/Open | |
04_abstract.pdf | 390.92 kB | Adobe PDF | View/Open | |
05_chapter 1.pdf | 1.95 MB | Adobe PDF | View/Open | |
06_chapter 2.pdf | 6.62 MB | Adobe PDF | View/Open | |
07_chapter 3.pdf | 2.23 MB | Adobe PDF | View/Open | |
08_chapter 4.pdf | 6.59 MB | Adobe PDF | View/Open | |
09_chapter 5.pdf | 2.81 MB | Adobe PDF | View/Open | |
10_chapter 6.pdf | 696.92 kB | Adobe PDF | View/Open | |
11_annextures.pdf | 3.6 MB | Adobe PDF | View/Open | |
80_recommendation.pdf | 598.18 kB | Adobe PDF | View/Open |
Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).
Altmetric Badge: