Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/458507
Full metadata record
DC FieldValueLanguage
dc.coverage.spatialDesign and analysis of low power high speed domino logic circuits with improved noise immunity
dc.date.accessioned2023-02-16T06:05:53Z-
dc.date.available2023-02-16T06:05:53Z-
dc.identifier.urihttp://hdl.handle.net/10603/458507-
dc.description.abstractThe demands for high performance computing of VLSI hardware design enforce the digital designers towards the CMOS Dynamic logic style. Dynamic logic is mainly used for its high speed with less silicon area. However, the main drawback of CMOS logic style is its low noise tolerance (Frustaciet al. 2007) (Wey et al. 2008). Generally, the noise tolerance is improved at the cost of speed degradation and high-power consumption. This problem is severe with the continuous scaling of hardware (Hernandez 2006). Therefore, designing the high-speed low power circuits without affecting the noise tolerance is very much needed in high performance signal processing(Larsson and Svensson 1994)( 0. Gonzalez-Diaz et al. 2006). The intention of the research work is designing high speed, low power VLSI circuits design without compromising noise immunity. newlineIn this research work, Node Voltage based Conditional Keeper is proposed for achieving high speed and low power in domino logic circuit with good noise immunity. The Proposed Node Voltage based Conditional Keeper has attained better power delay product with good noise tolerance as compared to previous domino logic designs. newline newline
dc.format.extentxvi,109p.
dc.languageEnglish
dc.relationp.101-108
dc.rightsuniversity
dc.titleDesign and analysis of low power high speed domino logic circuits with improved noise immunity
dc.title.alternative
dc.creator.researcherKannan,R
dc.subject.keywordEngineering and Technology
dc.subject.keywordEngineering
dc.subject.keywordEngineering Electrical and Electronic
dc.subject.keywordHigh speed
dc.subject.keywordLow Power
dc.subject.keywordNoise Tolerance
dc.description.note
dc.contributor.guideRangarajan, R and Senthilkumar, B
dc.publisher.placeChennai
dc.publisher.universityAnna University
dc.publisher.institutionFaculty of Information and Communication Engineering
dc.date.registered
dc.date.completed2021
dc.date.awarded2021
dc.format.dimensions21cm
dc.format.accompanyingmaterialNone
dc.source.universityUniversity
dc.type.degreePh.D.
Appears in Departments:Faculty of Information and Communication Engineering

Files in This Item:
File Description SizeFormat 
01_title.pdfAttached File84.5 kBAdobe PDFView/Open
02_prelim pages.pdf4.18 MBAdobe PDFView/Open
03_content.pdf469.84 kBAdobe PDFView/Open
04_abstract.pdf390.92 kBAdobe PDFView/Open
05_chapter 1.pdf1.95 MBAdobe PDFView/Open
06_chapter 2.pdf6.62 MBAdobe PDFView/Open
07_chapter 3.pdf2.23 MBAdobe PDFView/Open
08_chapter 4.pdf6.59 MBAdobe PDFView/Open
09_chapter 5.pdf2.81 MBAdobe PDFView/Open
10_chapter 6.pdf696.92 kBAdobe PDFView/Open
11_annextures.pdf3.6 MBAdobe PDFView/Open
80_recommendation.pdf598.18 kBAdobe PDFView/Open


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: