Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/454093
Full metadata record
DC FieldValueLanguage
dc.coverage.spatialCertain investigations on area efficient hardware architecture with aes encrytor and decryptor
dc.date.accessioned2023-01-30T05:09:37Z-
dc.date.available2023-01-30T05:09:37Z-
dc.identifier.urihttp://hdl.handle.net/10603/454093-
dc.description.abstractAdvanced Encryption Standard (AES) is a widely adopted newlinecryptographic algorithm and it is considered secure in electronic information. newlineSince AES algorithm is fast and secure, it has become the global standard of newlineencryption. AES was approved to become the US federal standard and this newlinealgorithm is used to keep a significant amount of communications safe. newlineIn this research work, minimum area and less hardware utilisation newlineis achieved by the design of AES-128 encryption iterative architecture. A newlinerenovated S-Box structure is introduced into the AES algorithm to attain newlinereduced area. In addition, the Vedic multiplier is incorporated in the Mix newlineColumn transformation of the AES Encryption so that hardware utilisation is newlineminimized. The proposed encryption architecture obtained noteworthy newlineimprovements as a function of less area while executed on the Xilinx Spartan newlineFPGA series, namely, Spartan 3 devices, Virtex-5, and Virtex-4 devices. newlineFrom the obtained results, it is inferred that the proposed S-Box technique has newlinea smaller area than the existing conventional works. newline
dc.format.extentxvi,122p.
dc.languageEnglish
dc.relationp.113-121
dc.rightsuniversity
dc.titleCertain investigations on area efficient hardware architecture with aes encrytor and decryptor
dc.title.alternative
dc.creator.researcherArul Murugan, C
dc.subject.keywordEngineering and Technology
dc.subject.keywordComputer Science
dc.subject.keywordComputer Science Information Systems
dc.subject.keywordVedic Multiplier
dc.subject.keywordEncryption
dc.subject.keywordDecryption
dc.description.note
dc.contributor.guideKarthigaikumar, P
dc.publisher.placeChennai
dc.publisher.universityAnna University
dc.publisher.institutionFaculty of Information and Communication Engineering
dc.date.registered
dc.date.completed2021
dc.date.awarded2021
dc.format.dimensions21cm
dc.format.accompanyingmaterialNone
dc.source.universityUniversity
dc.type.degreePh.D.
Appears in Departments:Faculty of Information and Communication Engineering

Files in This Item:
File Description SizeFormat 
01_title.pdfAttached File24.5 kBAdobe PDFView/Open
02_prelim pages.pdf4 MBAdobe PDFView/Open
03_content.pdf84.94 kBAdobe PDFView/Open
04_abstract.pdf4.36 kBAdobe PDFView/Open
05_chapter 1.pdf568.59 kBAdobe PDFView/Open
06_chapter 2.pdf233.81 kBAdobe PDFView/Open
07_chapter 3.pdf126.02 kBAdobe PDFView/Open
08_chapter 4.pdf239.81 kBAdobe PDFView/Open
09_chapter 5.pdf849.82 kBAdobe PDFView/Open
10_chapter 6.pdf420.92 kBAdobe PDFView/Open
11_chapter 7.pdf668.17 kBAdobe PDFView/Open
12_annexures.pdf116.39 kBAdobe PDFView/Open
80_recommendation.pdf64.34 kBAdobe PDFView/Open


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: