Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/450869
Full metadata record
DC FieldValueLanguage
dc.coverage.spatial
dc.date.accessioned2023-01-20T09:08:15Z-
dc.date.available2023-01-20T09:08:15Z-
dc.identifier.urihttp://hdl.handle.net/10603/450869-
dc.description.abstractnewline Recently, the digital circuitry needs the decrease of area and power newlineby optimizing the time with improving performance in speed. The newlinefundamental digital circuits consist of adders and multipliers as their newlinebuilding blocks. So, the performance of adders and multipliers must be newlineimproved to enhance the performance of real-world integrated circuits. newlineInitially, this research is focused on implementation of novel newlinearchitecture of modified carry select adder utilizing full carry generation, newlinefull sum generation, half carry generation, and half sum generation blocks, newlinewhich is named as half sum carry generation- sum carry selection - carry newlineselect adder (HSCG-SCS-CSLA). Further, the sum and carry output newlinegeneration consumes less propagation time by utilizing multiplexer newlineswitching logic, which selects the full sum bits and carry bits in high-speed newlinemanner. The simulation results show that the proposed HSCG-SCS-CSLA newlineresulted in improved area, delay and power consumptions as compared to newlinethe basics adders and state-of-art approaches. newlineSecondly, this research is focused on implementation of truncation newlinemultiplier using HSCG-SCS-CSLA, which enhances its performance by newlinereducing the number of partial product generations, additions, and newlinecomputations. Further, the performance of proposed HSCG-SCS-CSLA newlinebased truncated multiplier is compared with conventional methods such as newlinetruncated multiplier utilizing square root-CSLA, Common Boolean Logic newlinebased CSLA and Ripple carry adder with binary to excess converter based
dc.format.extentA5, viii, 153
dc.languageEnglish
dc.relation
dc.rightsuniversity
dc.titleStudy and performance analysis of various truncated multiplier for low power vlsi
dc.title.alternative
dc.creator.researcherUsthulamuri penchalaiah
dc.subject.keywordEngineering
dc.subject.keywordEngineering and Technology
dc.subject.keywordEngineering Electrical and Electronic
dc.description.note
dc.contributor.guideSivakumar V.G
dc.publisher.placeChennai
dc.publisher.universitySathyabama Institute of Science and Technology
dc.publisher.institutionELECTRONICS DEPARTMENT
dc.date.registered2016
dc.date.completed2021
dc.date.awarded2022
dc.format.dimensionsA5
dc.format.accompanyingmaterialDVD
dc.source.universityUniversity
dc.type.degreePh.D.
Appears in Departments:ELECTRONICS DEPARTMENT

Files in This Item:
File Description SizeFormat 
11.annextures.pdfAttached File3.17 MBAdobe PDFView/Open
1.title.pdf468.2 kBAdobe PDFView/Open
2.prelim pages.pdf1.28 MBAdobe PDFView/Open
3.abstract.pdf300.4 kBAdobe PDFView/Open
4.contents.pdf336 kBAdobe PDFView/Open
5.chapter 1.pdf528.33 kBAdobe PDFView/Open
6.chapter 2.pdf567.82 kBAdobe PDFView/Open
7.chapter 3.pdf1.31 MBAdobe PDFView/Open
80_recommendation.pdf468.2 kBAdobe PDFView/Open
8.chapter 4.pdf832.89 kBAdobe PDFView/Open
9.chapter 5.pdf1.36 MBAdobe PDFView/Open


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: