Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/434936
Full metadata record
DC FieldValueLanguage
dc.coverage.spatialModeling simulation and analysis of junctionless MOSFETs
dc.date.accessioned2023-01-02T11:14:07Z-
dc.date.available2023-01-02T11:14:07Z-
dc.identifier.urihttp://hdl.handle.net/10603/434936-
dc.description.abstractGardon Moore proposed the exponential growth of transistor newlinepackage density on chips. For the past decades the semiconductor industry has newlinebeen coping up with this exponential growth. But, in order to meet the newlinetechnology needs, further downscaling of devices is essential to improve the newlinespeed, cost and power consumption of Complementary Metal Oxide newlineSemiconductor (CMOS) devices which has conquered the entire electronics newlineindustry. The continuous shrinking of device dimensions has fueled to newlinemaintain the sustained growth in Very Large Scale Integration (VLSI) newlinetechnology. The entire computation process for communication, automobile newlinebased applications have been done with the help of CMOS Integrated Circuits newline(ICs) which provide superior performance by means of diminished cost per newlinefunction and smaller physical size compared to its predecessors. In case of newlineperformance perspective the conventional Metal Oxide Semiconductor Field newlineEffect Transistors (MOSFETs) was not favorable while scaling down to newlinenanoscale regime due to its complimentary doping profile at the channel and newlinesource/drain regions along with the abrupt doping changes in the sourcechannel newlineand channel-drain interface. Furthermore, it is highly difficult to newlineachieve such an ultra steep doping profile. newlineIn order to address these challenges a new novel device called newlineJunctionless MOSFETs has been introduced. It is a new emerging device that newlinecan potentially withstand the downscaling of CMOS technology as it has newlineexcellent gate control, low leakage current, expected improvement in carrier newlinetransportation, in addition to easier manufacturing processes. newline
dc.format.extentxxvii,169p.
dc.languageEnglish
dc.relationp.124-168
dc.rightsuniversity
dc.titleModeling simulation and analysis of junctionless MOSFETs
dc.title.alternative
dc.creator.researcherDarwin, S
dc.subject.keywordEngineering and Technology
dc.subject.keywordComputer Science
dc.subject.keywordComputer Science Information Systems
dc.subject.keywordTransistor
dc.subject.keywordDensity on chips
dc.subject.keywordSemiconductor
dc.description.note
dc.contributor.guideArunsamuel, T. S.
dc.publisher.placeChennai
dc.publisher.universityAnna University
dc.publisher.institutionFaculty of Information and Communication Engineering
dc.date.registered
dc.date.completed2021
dc.date.awarded2021
dc.format.dimensions21cm
dc.format.accompanyingmaterialNone
dc.source.universityUniversity
dc.type.degreePh.D.
Appears in Departments:Faculty of Information and Communication Engineering

Files in This Item:
File Description SizeFormat 
01_title.pdfAttached File103.16 kBAdobe PDFView/Open
02_prelim pages.pdf1.33 MBAdobe PDFView/Open
03_content.pdf107.72 kBAdobe PDFView/Open
04_abstract.pdf128.14 kBAdobe PDFView/Open
05_chapter 1.pdf4.68 MBAdobe PDFView/Open
06_chapter 2.pdf4.68 MBAdobe PDFView/Open
07_chapter 3.pdf4.68 MBAdobe PDFView/Open
08_chapter 4.pdf4.68 MBAdobe PDFView/Open
09_chapter 5.pdf4.68 MBAdobe PDFView/Open
10_chapter 6.pdf4.68 MBAdobe PDFView/Open
11_annexures.pdf496.38 kBAdobe PDFView/Open
80_recommendation.pdf108.75 kBAdobe PDFView/Open


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: