Please use this identifier to cite or link to this item:
http://hdl.handle.net/10603/431736
Title: | Vlsi implementation of high speed arithmetic blocks using vedic mathematics |
Researcher: | Bharatha Babu K |
Guide(s): | Reeba Korah |
Keywords: | Engineering and Technology Computer Science Computer Science Information Systems Very Large Scale Integration signal processing Vedic mathematics |
University: | Anna University |
Completed Date: | 2021 |
Abstract: | The development in Very Large-Scale Integration (VLSI) newlinetechnology demands a greater number of functionalities in a single IC. newlinePortable computing and personal communication applications such as newlinenotebook computers, laptops, and mobiles demand high speed, low delay and newlinereduced power dissipation. To meet the required parameter such as speed, newlinedelay and power, Vedic mathematics is applied in signal processing newlineapplications. newlineJagadguru Shri Bharathi Krishna Tirthaji discovered the ancient newlinesystem of mathematics called Vedic mathematics. Vedic mathematics is newlinederived from Vedas, and it is composed of 16 sutras and 13 sub-sutras which newlinesolve mathematics arithmetic, geometry, calculus conics and algebra. Solving newlineproblem by conventional mathematical steps in modern mathematics is more newlinecomplex and time-consuming. Vedic mathematics is used to solve newlinemathematical problems in a fast manner by doing mental calculation itself. newlineVedic aphorisms can be used in the implementation of fast newlinealgorithms in various fields of engineering. In Digital signal processors newlinemultiply and accumulate is the basic functional unit. High speed, low delay newlinemultipliers are designed to reduce the computational complexity. The Vedic newlinemultiplier is better compared with conventional multiplier based on the newlineparameters such as speed, delay area, power, regularity of structure and its newlinelayout. Vedic Arithmetic logical unit (ALU) is designed by using various newlinearithmetic operations by using different sutras. Vedic ALU is composed of newlinearithmetic operation newline |
Pagination: | xv, 154p. |
URI: | http://hdl.handle.net/10603/431736 |
Appears in Departments: | Faculty of Information and Communication Engineering |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
01_title.pdf | Attached File | 240.79 kB | Adobe PDF | View/Open |
02_prelim pages.pdf | 1.84 MB | Adobe PDF | View/Open | |
03_content.pdf | 146.37 kB | Adobe PDF | View/Open | |
04_abstract.pdf | 126.54 kB | Adobe PDF | View/Open | |
05_chapter 1.pdf | 416.94 kB | Adobe PDF | View/Open | |
06_chapter 2.pdf | 558.07 kB | Adobe PDF | View/Open | |
07_chapter 3.pdf | 341.77 kB | Adobe PDF | View/Open | |
08_chapter 4.pdf | 2.16 MB | Adobe PDF | View/Open | |
09_chapter 5.pdf | 890.02 kB | Adobe PDF | View/Open | |
10_annexures.pdf | 111.14 kB | Adobe PDF | View/Open | |
80_recommendation.pdf | 83.24 kB | Adobe PDF | View/Open |
Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).
Altmetric Badge: