Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/422191
Full metadata record
DC FieldValueLanguage
dc.coverage.spatial
dc.date.accessioned2022-12-07T09:55:07Z-
dc.date.available2022-12-07T09:55:07Z-
dc.identifier.urihttp://hdl.handle.net/10603/422191-
dc.description.abstractTechnology advancement in the area of IC design allows billions of transistors to be ona single chip which allows the developments of the modern days chip multiprocessorswith larger core counts in range of 100 cores or more The increased core count in achip multiprocessor urges the necessity of the high bandwidth memory and highspeedonchip interconnects To fulfill the needs of the chip multiprocessors many futuregenerations onchip interconnects as well as memory designs have been pr
dc.format.extent
dc.languageEnglish
dc.relation
dc.rightsself
dc.titleEfficient Mapping of Multithreaded Workloads onto Chip Multiprocessors
dc.title.alternative
dc.creator.researcherPandey, Rakesh
dc.subject.keywordComputer Science
dc.subject.keywordComputer Science Hardware and Architecture
dc.subject.keywordEngineering and Technology
dc.description.note
dc.contributor.guideSahu, Aryabartta
dc.publisher.placeGuwahati
dc.publisher.universityIndian Institute of Technology Guwahati
dc.publisher.institutionDepartment of Computer Science and Engineering
dc.date.registered2013
dc.date.completed2020
dc.date.awarded2020
dc.format.dimensions
dc.format.accompanyingmaterialNone
dc.source.universityUniversity
dc.type.degreePh.D.
Appears in Departments:Department of Computer Science and Engineering

Files in This Item:
File Description SizeFormat 
01_fulltext.pdfAttached File1.83 MBAdobe PDFView/Open
04_abstract.pdf318.32 kBAdobe PDFView/Open
80_recommendation.pdf227.43 kBAdobe PDFView/Open


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: