Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/39199
Full metadata record
DC FieldValueLanguage
dc.coverage.spatialNovel approaches in the design of Reliable custom topology for Application specific network on chipen_US
dc.date.accessioned2015-04-20T07:11:03Z-
dc.date.available2015-04-20T07:11:03Z-
dc.date.issued2015-04-20-
dc.identifier.urihttp://hdl.handle.net/10603/39199-
dc.description.abstractContinued Technology scaling helps the designer to interconnect newlinelarge number of Intellectual Property IP blocks like Digital Signal Processor newline DSP hardware accelerator high speed memory and I O interfaces in a newlinesingle System on Chip SoC In SoC shared bus based communication newlinearchitecture is used to interconnect the IP blocks However the performance newlineof the bus based communication architecture deteriorates with increased newlinenumber of IP blocks newlineNetworks on Chip NoC has emerged as a feasible solution to newlineovercome the communication problem in the SoC NoC brings the concept of newlinepacket switched network on to the chip In NoC I O blocks are connected newlinethrough routers Standard topologies like Mesh Ring Star and Binary tree are newlinemainly used to interconnect routers and IP blocks Standard topologies are newlinesuitable for NoCs that are reusable for many applications But for newlineApplication Specific NoC ASNoC such standard topologies would lead to newlinepoor performance such as increased area power consumption and latency newlinethereby limiting the use of standard topologies for ASNoC Hence for newlineASNoC tailor made custom topology has to be designed to increase the newlinePerformance The custom topology utilizes fewer resources like routers and newlineinterconnection links that lead to less area and power consumption newline newlineen_US
dc.format.extentxxii, 171p.en_US
dc.languageEnglishen_US
dc.relationp158-170.en_US
dc.rightsuniversityen_US
dc.titleNovel approaches in the design of Reliable custom topology for Application specific network on chipen_US
dc.title.alternativeen_US
dc.creator.researcherMaheswari Men_US
dc.subject.keywordDigital Signal Processoren_US
dc.subject.keywordIntellectual Propertyen_US
dc.subject.keywordNetworks on Chipen_US
dc.subject.keywordSystem on Chipen_US
dc.description.notereference p158-170.en_US
dc.contributor.guideSeetharaman Gen_US
dc.publisher.placeChennaien_US
dc.publisher.universityAnna Universityen_US
dc.publisher.institutionFaculty of Information and Communication Engineeringen_US
dc.date.registeredn.d,en_US
dc.date.completed01/10/2014en_US
dc.date.awarded30/10/2014en_US
dc.format.dimensions23cm.en_US
dc.format.accompanyingmaterialNoneen_US
dc.source.universityUniversityen_US
dc.type.degreePh.D.en_US
Appears in Departments:Faculty of Information and Communication Engineering

Files in This Item:
File Description SizeFormat 
01_title.pdfAttached File28.88 kBAdobe PDFView/Open
02_certificate.pdf806.19 kBAdobe PDFView/Open
03_abstrcat.pdf27.8 kBAdobe PDFView/Open
04_acknowledgement.pdf21.66 kBAdobe PDFView/Open
05_content.pdf92.67 kBAdobe PDFView/Open
06_chapter1.pdf330.18 kBAdobe PDFView/Open
07_chapter2.pdf428.83 kBAdobe PDFView/Open
08_chapter3.pdf560.83 kBAdobe PDFView/Open
09_chapter4.pdf1.02 MBAdobe PDFView/Open
10_chapter5.pdf184.57 kBAdobe PDFView/Open
11_chapter6.pdf74.48 kBAdobe PDFView/Open
12_reference.pdf71.7 kBAdobe PDFView/Open
13_publication.pdf24.17 kBAdobe PDFView/Open


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: