Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/38605
Full metadata record
DC FieldValueLanguage
dc.coverage.spatialAnalysis and optimization of Floorplanning algorithms for VLSI physical designen_US
dc.date.accessioned2015-04-06T04:32:27Z-
dc.date.available2015-04-06T04:32:27Z-
dc.date.issued2015-04-06-
dc.identifier.urihttp://hdl.handle.net/10603/38605-
dc.description.abstractRapid advances in semiconductor technologies have led to a newlinedramatic increase in the complexity of Very Large Scale Integration VLSI newlinecircuits With fabrication technology entering deep submicron era devices are newlinescaled down more functionalities are integrated into one chip and chips run newlineat higher clock frequencies Due to the increasing high complexity of modern newlinechip design VLSI Computer Aided Design CAD tools are important for newlinedelivering high system performance and there is a requirement for design newlineautomation tools Thus careful up front design planning and analyzing newlinephysical implementation effects before the actual layout is essential in newlinedesigning today s multi million gate Integrated Circuits ICs newlineMost of the problems in VLSI physical design process are newlineNon Deterministic Polynomial time NP hard problem The future newlinetremendous growth of VLSI circuits will rely on the development of physical newlinedesign automation tools In the physical design process Floorplanning is an newlineimportant step as it sets up the ground work for a good layout It is the newlineproblem of placing a set of circuit modules on a chip to minimize the total newlinearea and interconnect cost Various aspects of VLSI floorplanning problem newlinehave been studied in this thesis newline newlineen_US
dc.format.extentxix, 168p.en_US
dc.languageEnglishen_US
dc.relationp154-166.en_US
dc.rightsuniversityen_US
dc.titleAnalysis and optimization of Floorplanning algorithms for VLSI physical designen_US
dc.title.alternativeen_US
dc.creator.researcherGracia nirmala rani Den_US
dc.subject.keywordComputer Aided Designen_US
dc.subject.keywordIntegrated Circuitsen_US
dc.subject.keywordNon Deterministic Polynomial timeen_US
dc.subject.keywordVery Large Scale Integrationen_US
dc.description.notereference p154-166.en_US
dc.contributor.guideRajaram Sen_US
dc.publisher.placeChennaien_US
dc.publisher.universityAnna Universityen_US
dc.publisher.institutionFaculty of Information and Communication Engineeringen_US
dc.date.registeredn.d,en_US
dc.date.completed01/03/2014en_US
dc.date.awarded30/03/2014en_US
dc.format.dimensions23cm.en_US
dc.format.accompanyingmaterialNoneen_US
dc.source.universityUniversityen_US
dc.type.degreePh.D.en_US
Appears in Departments:Faculty of Information and Communication Engineering

Files in This Item:
File Description SizeFormat 
01_title.pdfAttached File27.37 kBAdobe PDFView/Open
02_certificate.pdf389.85 kBAdobe PDFView/Open
03_abstract.pdf21.34 kBAdobe PDFView/Open
04_acknowlegdement.pdf21.08 kBAdobe PDFView/Open
05_content.pdf48.42 kBAdobe PDFView/Open
06_chapter1.pdf972.32 kBAdobe PDFView/Open
07_chapter2.pdf6.07 MBAdobe PDFView/Open
08_chapter3.pdf228.47 kBAdobe PDFView/Open
09_chapter4.pdf333.58 kBAdobe PDFView/Open
10_chapter5.pdf675.85 kBAdobe PDFView/Open
11_chapter6.pdf22.62 kBAdobe PDFView/Open
12_reference.pdf61.82 kBAdobe PDFView/Open
13_publication.pdf24.31 kBAdobe PDFView/Open


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: