Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/346666
Full metadata record
DC FieldValueLanguage
dc.coverage.spatialOptimized pulse width modulation for single dc source multilevel inverter based on witched capacitor topology
dc.date.accessioned2021-11-02T08:47:41Z-
dc.date.available2021-11-02T08:47:41Z-
dc.identifier.urihttp://hdl.handle.net/10603/346666-
dc.description.abstractIndustries based on power electronic devices possess always great interest in the research and development of Multi Level Inverter (MLI) because of their major role in driving medium voltage and high-power applications. Since the MLIs are used in many applications, the research on this topic still continues. Many types of MLIs have been proposed to generate multiple numbers of levels in the output voltage. The major drawbacks behind these are the size, requirement of switches, number of DC sources and Pulse Width Modulation (PWM) techniques.In the present research work, multilevel voltage pattern has been obtained with the introduction of Switched Capacitor (SC) unit. For generating seven level inverter voltage, seven switches and two SC units are required. Another significant contribution is that it requires single DC source. The DC source should be equal to the maximum voltage of the output. From this point, it is observed that the less voltage values in the output at lower level can be obtained from the charged voltage of the capacitor. In high switching frequency technique, the Multi-Carrier Pulse Width Modulation (MC-PWM) has been used for giving control signals to the power electronic switches. The behaviour of the multilevel inverter has been validated for seven levels. The results show that the multilevel inverter can be effectively generated with multilevel pattern with reduced harmonic content. Harmonics are reduced by 46.819% compared to conventional Cascaded H-Bridge MLI (CHB-MLI). newline
dc.format.extentxxiv,210p
dc.languageEnglish
dc.relationp.192-209
dc.rightsuniversity
dc.titleOptimized pulse width modulation for single dc source multilevel inverter based on witched capacitor topology
dc.title.alternative
dc.creator.researcherSoundradevi, G
dc.subject.keywordEngineering and Technology
dc.subject.keywordEngineering
dc.subject.keywordEngineering Electrical and Electronic
dc.subject.keywordMulti level inverter
dc.subject.keywordWitched capacitor
dc.subject.keywordPower electronic devices
dc.description.note
dc.contributor.guideShanthi, M and Chandrasekaran, N
dc.publisher.placeChennai
dc.publisher.universityAnna University
dc.publisher.institutionFaculty of Electrical Engineering
dc.date.registeredn.d.
dc.date.completed2020
dc.date.awarded2020
dc.format.dimensions21cm
dc.format.accompanyingmaterialNone
dc.source.universityUniversity
dc.type.degreePh.D.
Appears in Departments:Faculty of Electrical Engineering

Files in This Item:
File Description SizeFormat 
01_title.pdfAttached File25.75 kBAdobe PDFView/Open
02_certificates.pdf227.49 kBAdobe PDFView/Open
03_vivaproceedings.pdf803.88 kBAdobe PDFView/Open
04_bonafidecertificate.pdf235.44 kBAdobe PDFView/Open
05_abstracts.pdf10.41 kBAdobe PDFView/Open
06_acknowledgements.pdf311.55 kBAdobe PDFView/Open
07_contents.pdf17.18 kBAdobe PDFView/Open
08_listoftables.pdf11.77 kBAdobe PDFView/Open
09_listoffigures.pdf48.55 kBAdobe PDFView/Open
10_listofabbreviations.pdf395.18 kBAdobe PDFView/Open
11_chapter1.pdf311.69 kBAdobe PDFView/Open
12_chapter2.pdf414.25 kBAdobe PDFView/Open
13_chapter3.pdf1.06 MBAdobe PDFView/Open
14_chapter4.pdf3.31 MBAdobe PDFView/Open
15_chapter5.pdf4.43 MBAdobe PDFView/Open
16_chapter6.pdf652.91 kBAdobe PDFView/Open
17_conclusion.pdf29.71 kBAdobe PDFView/Open
18_references.pdf197.51 kBAdobe PDFView/Open
19_listofpublications.pdf104.03 kBAdobe PDFView/Open
80_recommendation.pdf57.01 kBAdobe PDFView/Open


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: