Please use this identifier to cite or link to this item:
http://hdl.handle.net/10603/346200
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.coverage.spatial | Design and implementation of efficient adder and multiplier architectures for accurate and approximate computations | |
dc.date.accessioned | 2021-10-29T12:06:08Z | - |
dc.date.available | 2021-10-29T12:06:08Z | - |
dc.identifier.uri | http://hdl.handle.net/10603/346200 | - |
dc.description.abstract | newline With the advancement of Internet of Things (IOT), portable and handheld devices, there are some difficulties in the design of high energy efficient Very Large Scale Integration (VLSI) digital circuits. Some of the real time applications like image classifications, face recognition, DSP applications, automatic driverless car, neural network, Fuzzy system etc., do not require accurate computation. So approximation is preferred in arithmetic circuits and systems to attain low power consumption with less accuracy. In signal processing applications, energy consumption is mainly due to arithmetic operations like addition, subtraction, multiplication and division. So, it is necessary to design a power efficient adder and multiplier. This research work is focuses on the design of accurate adder, approximate adder, accurate multiplier and approximate multiplier with an application to design an area efficient and power efficient convolution layer architecture. newlineModified Flagged Binary adder (MFBA) is proposed as an accurate adder that performs four different operations (A+B, A+B+1, -(A+B+1), -(A+B+2)) in a single architecture which eventually leads to low area. Based on the control signals, the mode of operation is selected. It consists of modified preprocessing stage, modified prefix tree, modified flagged inversion cell. The generate (G), propagate (P) and intermediate signal (R) are computed in the preprocessing stage. In modified prefix tree, instead of individual bits, the pair of bits (A1A0, B1B0) is used for execution. Single carry is computed for the pair of bits and it is used to stimulate the next pair of inputs. So, there is simultaneous execution of multiple blocks which leads to the parallel operation. newline newline | |
dc.format.extent | xxiii, 138p. | |
dc.language | English | |
dc.relation | p.130-137 | |
dc.rights | university | |
dc.title | Design and implementation of efficient adder and multiplier architectures for accurate and approximate computations | |
dc.title.alternative | ||
dc.creator.researcher | Azhagu Jaisudhan Pazhani A | |
dc.subject.keyword | Engineering and Technology | |
dc.subject.keyword | Computer Science | |
dc.subject.keyword | Computer Science Hardware and Architecture | |
dc.subject.keyword | Multiplier Architectures | |
dc.subject.keyword | Accurate Computations | |
dc.subject.keyword | Approximate Computations | |
dc.description.note | ||
dc.contributor.guide | Vasanthanayaki C | |
dc.publisher.place | Chennai | |
dc.publisher.university | Anna University | |
dc.publisher.institution | Faculty of Information and Communication Engineering | |
dc.date.registered | ||
dc.date.completed | 2020 | |
dc.date.awarded | 2020 | |
dc.format.dimensions | 21cm | |
dc.format.accompanyingmaterial | None | |
dc.source.university | University | |
dc.type.degree | Ph.D. | |
Appears in Departments: | Faculty of Information and Communication Engineering |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
01_title.pdf | Attached File | 25.24 kB | Adobe PDF | View/Open |
02_certificates.pdf | 606.84 kB | Adobe PDF | View/Open | |
03_abstracts.pdf | 92.5 kB | Adobe PDF | View/Open | |
04_acknowledgements.pdf | 164.81 kB | Adobe PDF | View/Open | |
05_contents.pdf | 121.5 kB | Adobe PDF | View/Open | |
06_listoftables.pdf | 95.84 kB | Adobe PDF | View/Open | |
07_listoffigures.pdf | 106.01 kB | Adobe PDF | View/Open | |
08_listofabbreviations.pdf | 172.21 kB | Adobe PDF | View/Open | |
09_chapter1.pdf | 630.51 kB | Adobe PDF | View/Open | |
10_chapter2.pdf | 333.6 kB | Adobe PDF | View/Open | |
11_chapter3.pdf | 699.41 kB | Adobe PDF | View/Open | |
12_chapter4.pdf | 724.99 kB | Adobe PDF | View/Open | |
13_chapter5.pdf | 642.28 kB | Adobe PDF | View/Open | |
14_conclusion.pdf | 98.43 kB | Adobe PDF | View/Open | |
15_references.pdf | 214.71 kB | Adobe PDF | View/Open | |
16_listofpublications.pdf | 317.21 kB | Adobe PDF | View/Open | |
80_recommendation.pdf | 126.86 kB | Adobe PDF | View/Open |
Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).
Altmetric Badge: