Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/344529
Title: Certain investigation on finfet based dwt lifting architecture using power gating and reversible logic
Researcher: Kesavan, S P
Guide(s): Rajeswari, R
Keywords: Engineering and Technology
Engineering
Engineering Electrical and Electronic
DIGITAL CIRCUITS
Digital Signal Processing
FINFET
University: Anna University
Completed Date: 2020
Abstract: In the consumer product design where Digital Signal Processing (DSP) and Digital Image Processing (DIP) are the most dominant areas, the Digital circuit design based on VLSI technology has to be flexible. Apart from implementing the algorithms of DSP and DIP in the VLSI device, power and area should be reduced. Since the requirements towards miniature devices are increasing the demand for the low power device is also increasing day by day. Various methods implemented in past were analyzed, and the results were compared. The research work is focused on designing a new architecture for Discrete Wavelet Transform (DWT), Multiply And Accumulation (MAC) unit using proposed adder and multiplier. When compared to convolution-based DWT architecture the proposed lifting-based DWT architecture has less computation and speed of operation. The multi-gate transistor reduces subthreshold and the gate tunneling leakage current. The device increases the driving current when compared to the standard single gate MOSFETs below submicron technologies. The promising multi-gate device which emerged to replace MOSFET device is the FinFET. Due to its thin silicon body and dual electrically coupled gate it suppresses the Short Channel Effects (SCE) which reduces the subthreshold leakage current. Full adder of energy recovery during static operation is designed in literature which uses only 10 Transistors. The FinFET equivalent circuit which consumes less power and low leakage uses a set of XOR XNOR gates and the frequency of operation is higher which is suitable for the DWT system. The FinFET- based adder with Feynman gate for sum and Fredkin gate for carry was implemented, which generates the carry output based on the output from the Feynman gate. newline
Pagination: xvi, 113p
URI: http://hdl.handle.net/10603/344529
Appears in Departments:Faculty of Information and Communication Engineering

Files in This Item:
File Description SizeFormat 
01_title.pdfAttached File25.65 kBAdobe PDFView/Open
02_certificates.pdf136.43 kBAdobe PDFView/Open
03_vivaproceedings.pdf118.25 kBAdobe PDFView/Open
04_bonafidecertificate.pdf304.63 kBAdobe PDFView/Open
05_abstracts.pdf126.31 kBAdobe PDFView/Open
06_acknowledgements.pdf7.3 kBAdobe PDFView/Open
07_contents.pdf436.63 kBAdobe PDFView/Open
08_listoftables.pdf129.94 kBAdobe PDFView/Open
09_listoffigures.pdf160.44 kBAdobe PDFView/Open
10_listofabbreviations.pdf49.56 kBAdobe PDFView/Open
11_chapter1.pdf317.62 kBAdobe PDFView/Open
12_chapter2.pdf1.42 MBAdobe PDFView/Open
13_chapter3.pdf1.52 MBAdobe PDFView/Open
14_chapter4.pdf155.1 kBAdobe PDFView/Open
15_conclusion.pdf23.61 kBAdobe PDFView/Open
16_references.pdf203.19 kBAdobe PDFView/Open
17_listofpublications.pdf127.24 kBAdobe PDFView/Open
80_recommendation.pdf57.95 kBAdobe PDFView/Open
Show full item record


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: