Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/343886
Full metadata record
DC FieldValueLanguage
dc.coverage.spatialFPGA implementation of high speed and low power viterbi decoder using reverse algorithm of convolution encoder
dc.date.accessioned2021-10-11T04:39:01Z-
dc.date.available2021-10-11T04:39:01Z-
dc.identifier.urihttp://hdl.handle.net/10603/343886-
dc.description.abstractPresent day advancement in communication system needs reliable and efficient transmission of information over varying communication channels. Error detection and correction is a major concern and plays a vital role in meaningful data recovery. Forward error correction (FEC) system, Convolutional coding is used restrictively in communication systems and yields reasonably a good result. However, the majority of existing fixed length source encoders used in transmission over noisy channels adopt grouping of data, and the chances are that source encoder may contain some excess left over. The aim of the research is to design a low power and high-speed VLSI design for a Viterbi decoder for limiting the calculation complexity and power utilization. It empowers to distinguish the issue of wastage of power utilization in the Viterbi decoder. This exploration looks at the changed low power structures of the Viterbi decoder and their executions. Four unique systems of low power design approaches are depicted and connected to outline the decoder keeping in mind the end goal to enhance its power productivity. The proposed plans are confirmed by simulations on both programming and equipment. newline
dc.format.extentxvii, 105p.
dc.languageEnglish
dc.relationp.101-104
dc.rightsuniversity
dc.titleFPGA implementation of high speed and low power viterbi decoder using reverse algorithm of convolution encoder
dc.title.alternative
dc.creator.researcherRamesh K
dc.subject.keywordEngineering and Technology
dc.subject.keywordEngineering
dc.subject.keywordEngineering Electrical and Electronic
dc.subject.keywordConvolution Encoder
dc.subject.keywordReverse Algorithm
dc.subject.keywordViterbi Decoder
dc.description.note
dc.contributor.guideSudha S
dc.publisher.placeChennai
dc.publisher.universityAnna University
dc.publisher.institutionFaculty of Information and Communication Engineering
dc.date.registered
dc.date.completed2020
dc.date.awarded2020
dc.format.dimensions21cm
dc.format.accompanyingmaterialNone
dc.source.universityUniversity
dc.type.degreePh.D.
Appears in Departments:Faculty of Information and Communication Engineering

Files in This Item:
File Description SizeFormat 
01_title.pdfAttached File193.56 kBAdobe PDFView/Open
02_certificates.pdf599.71 kBAdobe PDFView/Open
03_abstracts.pdf181.07 kBAdobe PDFView/Open
04_acknowledgements.pdf723.98 kBAdobe PDFView/Open
05_contents.pdf188.15 kBAdobe PDFView/Open
06_listoftables.pdf181.48 kBAdobe PDFView/Open
07_listoffigures.pdf200.11 kBAdobe PDFView/Open
08_listofabbreviations.pdf502.38 kBAdobe PDFView/Open
09_chapter1.pdf190.34 kBAdobe PDFView/Open
10_chapter2.pdf352.83 kBAdobe PDFView/Open
11_chapter3.pdf799.19 kBAdobe PDFView/Open
12_chapter4.pdf736.46 kBAdobe PDFView/Open
13_chapter5.pdf1.57 MBAdobe PDFView/Open
14_conclusion.pdf307.66 kBAdobe PDFView/Open
15_references.pdf309.4 kBAdobe PDFView/Open
16_listofpublications.pdf284.72 kBAdobe PDFView/Open
80_recommendation.pdf292.86 kBAdobe PDFView/Open


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: