Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/343288
Title: Novel architectures for enhancing the performance of dsp functionalblocks in vlsi
Researcher: Subathradevi, S
Guide(s): Vennila, C
Keywords: Engineering and Technology
Engineering
Engineering Electrical and Electronic
VLSI
dsp
University: Anna University
Completed Date: 2020
Abstract: In the recent technological development of IC manufacturing withscaling down process, VLSI based system design has been drasticallyimpacted. With the advanced high speed system design more and morecircuits are integrated for fabrication to achieve higher and betterperformance. The three parameters namely area, delay and power of thedesign are very important. They are in trade off with each other. Among thethree parameters (area, delay and power) delay plays a vital role in manyarchitectures of VLSI based high level synthesis system design. The longestpath delay is called critical path delay. The critical path delay is the delaywhich determines the speed of the system. In system design, the total delay ofthe design is the algebraic sum of logic delay and path delay. Hence the speedis determined by logic delay and path delay. Reducing logic delay is difficultto achieve. So, the other choice is to reduce path delay to achieve betterperformance in high speed system design. A small modification at the leafcell or at sub-module level may lead to a path delay reduction in a system.Intra delay is the delay within the sub-module, whereas inter delay is thedelay between the sub-modules. This thesis proposes novel techniques forenhancing the performance of various DSP functional blocks in VLSI. Itbriefs the design and implementation of the architectures of DistributedArithmetic, BCD adder, systolic array multiplier, binary array multiplier,carry save multiplier, matrix multiplication, FFT and ROBDD. The modulesdesigned in this work find applications in VLSI based SoC, NoC and inembedded system design.
Pagination: xviii,143p
URI: http://hdl.handle.net/10603/343288
Appears in Departments:Faculty of Information and Communication Engineering

Files in This Item:
File Description SizeFormat 
01_title.pdfAttached File25.5 kBAdobe PDFView/Open
02_certificate.pdf190.39 kBAdobe PDFView/Open
03_vivaproceedings.pdf284.59 kBAdobe PDFView/Open
04_bonafidecertificate.pdf308.38 kBAdobe PDFView/Open
05_abstracts.pdf7.26 kBAdobe PDFView/Open
06_acknowledgements.pdf274.71 kBAdobe PDFView/Open
07_contents.pdf12.45 kBAdobe PDFView/Open
08_listoftables.pdf7.64 kBAdobe PDFView/Open
09_listoffigures.pdf12.16 kBAdobe PDFView/Open
10_listofabbreviations.pdf7.98 kBAdobe PDFView/Open
11_chapter1.pdf63.94 kBAdobe PDFView/Open
12_chapter2.pdf727.48 kBAdobe PDFView/Open
13_chapter3.pdf2.75 MBAdobe PDFView/Open
14_chapter4.pdf521.15 kBAdobe PDFView/Open
15_chapter5.pdf430.97 kBAdobe PDFView/Open
16_conclusion.pdf15.21 kBAdobe PDFView/Open
17_references.pdf40.65 kBAdobe PDFView/Open
18_listofpublications.pdf11.3 kBAdobe PDFView/Open
80_recommendation.pdf48.7 kBAdobe PDFView/Open
Show full item record


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: