Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/342217
Full metadata record
DC FieldValueLanguage
dc.coverage.spatialCertain investigations on power and timing error minimization by incorporating flipflops in pid controller
dc.date.accessioned2021-09-27T11:26:22Z-
dc.date.available2021-09-27T11:26:22Z-
dc.identifier.urihttp://hdl.handle.net/10603/342217-
dc.description.abstractTiming errors are a real concern in VLSI integrated circuits when technology scales down. PVT (Process, Voltage and Temperature) variations, Resistive IR drops, transistor aging mechanisms and cross talk affect the circuit performance and increase the overall impact of timing error. This research focuses on providing design and analysis o several approaches that increase the energy efficiency, reduction of the power, Power Delay Product (PDP) and timing error in CMOS Nanometertechnologies. In VLSI integrated circuit, performance depends upon the appropriate choice of flip-flops and clock network design. Flip flop topologies are greatly effective in the growth of VLSI integrated in built circuits. These circuits have great influence on the speed of the system. At the same time, it is essential to choose the correct flip flop for a given application. The flip flop topologies are mainly used to avail high performance to achieve the desired design and also for the consumption of low power.In this research, several flip-flop topologies are analyzed and Razor Clock Gating Flip-Flop (RCGFF) using pulse triggering technique is proposed. PID controller is widely used in process and control industries. PID controller is most popular because of its low cost, robustness and easy to maintain in a large range of operating condition. Razor flip flops are incorporated in order to improvise the PID s performance, by detecting and correcting the timing errors on critical path. The proposed RCGFF improves the robustness and reduces the timing error Hence, this procedure is found to be appropriate for low power and data newline
dc.format.extentxvii,122p.
dc.languageEnglish
dc.relationp.113-121
dc.rightsuniversity
dc.titleCertain investigations on power and timing error minimization by incorporating flipflops in pid controller
dc.title.alternative
dc.creator.researcherKrishnammal, V P
dc.subject.keywordTiming errors
dc.subject.keywordPower Delay Product
dc.subject.keyword
dc.description.note
dc.contributor.guideVijayakumari, V
dc.publisher.placeChennai
dc.publisher.universityAnna University
dc.publisher.institutionFaculty of Information and Communication Engineering
dc.date.registeredn.d.
dc.date.completed2020
dc.date.awarded2020
dc.format.dimensions21cm
dc.format.accompanyingmaterialNone
dc.source.universityUniversity
dc.type.degreePh.D.
Appears in Departments:Faculty of Information and Communication Engineering

Files in This Item:
File Description SizeFormat 
01_title.pdfAttached File232.65 kBAdobe PDFView/Open
02_certificates.pdf154.58 kBAdobe PDFView/Open
03_vivaproceedings.pdf225.35 kBAdobe PDFView/Open
04_bonafidecertificate.pdf154.59 kBAdobe PDFView/Open
05_abstracts.pdf9.49 kBAdobe PDFView/Open
06_acknowledgements.pdf163.5 kBAdobe PDFView/Open
07_contents.pdf12.74 kBAdobe PDFView/Open
08_listoftables.pdf7.4 kBAdobe PDFView/Open
09_listoffigures.pdf12.29 kBAdobe PDFView/Open
10_listofabbreviations.pdf9.09 kBAdobe PDFView/Open
11_chapter1.pdf137.54 kBAdobe PDFView/Open
12_chapter2.pdf60.76 kBAdobe PDFView/Open
13_chapter3.pdf610.6 kBAdobe PDFView/Open
14_chapter4.pdf245.37 kBAdobe PDFView/Open
15_chapter5.pdf355.59 kBAdobe PDFView/Open
16_chapter6.pdf226.8 kBAdobe PDFView/Open
17_conclusion.pdf26.65 kBAdobe PDFView/Open
18_references.pdf52.23 kBAdobe PDFView/Open
19_listofpublications.pdf24.57 kBAdobe PDFView/Open
80_recommendation.pdf252.52 kBAdobe PDFView/Open


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: