Please use this identifier to cite or link to this item:
http://hdl.handle.net/10603/341753
Title: | Performance evaluation of full adders based on adiabatic logic cell and power gated cell |
Researcher: | Murugan K |
Guide(s): | Baulkani S |
Keywords: | Engineering and Technology Computer Science Computer Science Information Systems VLSI technology Efficient Adiabatic Logic |
University: | Anna University |
Completed Date: | 2020 |
Abstract: | newlineIn the contemporary electronics era of miniaturized and sophisticated equipments in harmony with the VLSI technology, there is an essential need to design energy efficient full adder which is the most important sub circuit in building the major circuits like higher order adders, multipliers, arithmetic units etc. This major circuit when embedded inside the high performance processors and in other real time application units utilized for image and video processing will have much lower power consumption. Focusing in this direction, in this research work initially, analysis of power and of the digital logic based full adder versions like 28T CMOS Based full adder, 14T pass transistor with Transmission gate full adder and 16T pass transistor with Transmission gate full adder. Then an energy efficient full adder is designed based on adiabatic logic. The digital circuits designed using adiabatic logic will have negligible amount of exchange of energy in the surrounding environment. Therefore the application circuits based on this logic will have negligible energy loss due to heat dissipation. Also because of recycling of the energy happens in this logic the overall power consumption of the circuits will be much lower when compared to the same circuits built using CMOS based logic. Hence, in the conventional Energy Efficient Adiabatic Logic (EEAL) based full adder design modifications in the device level is carried out to obtain the proposed modified EEAL based full adder cell. The proposed full adder cell reduces the power consumption by 98.49%, 90.93% and 89.37% respectively when compared to 28T CMOS Based full adder, 14T pass transistor with newline newline |
Pagination: | xix,114p. |
URI: | http://hdl.handle.net/10603/341753 |
Appears in Departments: | Faculty of Information and Communication Engineering |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
01_title.pdf | Attached File | 33.17 kB | Adobe PDF | View/Open |
02_certificates.pdf | 103.31 kB | Adobe PDF | View/Open | |
03_vivaproceedings.pdf | 409.55 kB | Adobe PDF | View/Open | |
04_bonafidecertificate.pdf | 207.68 kB | Adobe PDF | View/Open | |
05_abstracts.pdf | 11.79 kB | Adobe PDF | View/Open | |
06_acknowledgements.pdf | 355.35 kB | Adobe PDF | View/Open | |
07_contents.pdf | 16.06 kB | Adobe PDF | View/Open | |
08_listoftables.pdf | 31.63 kB | Adobe PDF | View/Open | |
09_listoffigures.pdf | 38.01 kB | Adobe PDF | View/Open | |
10_listofabbreviations.pdf | 10.42 kB | Adobe PDF | View/Open | |
11_chapter1.pdf | 314.67 kB | Adobe PDF | View/Open | |
12_chapter2.pdf | 114.59 kB | Adobe PDF | View/Open | |
13_chapter3.pdf | 1.11 MB | Adobe PDF | View/Open | |
14_chapter4.pdf | 281.27 kB | Adobe PDF | View/Open | |
15_chapter5.pdf | 111.72 kB | Adobe PDF | View/Open | |
16_conclusion.pdf | 24.33 kB | Adobe PDF | View/Open | |
17_references.pdf | 35.2 kB | Adobe PDF | View/Open | |
18_listofpublications.pdf | 18.17 kB | Adobe PDF | View/Open | |
80_recommendation.pdf | 103.72 kB | Adobe PDF | View/Open |
Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).
Altmetric Badge: