Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/339923
Title: Certain investigations on reconfigurable power aware lfsr architecture
Researcher: Suresh Babu, A
Guide(s): Anand, B
Keywords: Digital circuit
VLSI
Linear feedback shift register
University: Anna University
Completed Date: 2021
Abstract: In digital circuit, consumption of power plays a vital role. In digital VLSI circuit, flip flop is one of the important components which consume more power. In this regard, the proposed Linear Feedback Shift Register (LFSR) architecture concentrated to minimize the power utilization of the circuit by developing an alternate circuit which suits for the low power applications. The shift register minimizes the area and power utilization by changing the behaviour of the internal circuit. LFSR is a special type of shift register which is used in communication systems.It is used to generate pseudo random sequence. In order to overcome the limitations of the existing framework, the LFSR is reframed to improve the circuit performance. In phase 1, the optimized LFSR using low power technique is proposed to minimize power, area and delay. The minimized number of transistors provides better performance over the existing models in terms of area, power and delay. Here three different techniques are compared and the results are shown. The compared outcome demonstrates that the proposed technique suits in reducing the number of transistors there by completely minimize the circuit area. Moreover the use of customized logic drastically reduces the power in the entire circuit and is well suited for low power portable applications. The delay in the proposed arrangement has been enhanced and shows the methodology improvement yet not a delay of mere tradeoffs for power and area. Moreover, the modified proposed methods demonstrates the effectiveness and the performance with less area, less power, efficient and simple for VLSI hardware implementation. In phase 2, the LFSR is proposed by replacing the flip-flop with latches to perform optimization. The inclusion of latch in place of flip-flop with simple circuit boosts the overall performance of the circuit. At that point, LFSR is structured and its performance is calculated. It is seen as superior to the previous LFSR design. Dual pulse clock is another proposed work in this part. The
Pagination: xvii,129 p.
URI: http://hdl.handle.net/10603/339923
Appears in Departments:Faculty of Information and Communication Engineering

Files in This Item:
File Description SizeFormat 
01_title.pdfAttached File26.77 kBAdobe PDFView/Open
02_certificates.pdf119.75 kBAdobe PDFView/Open
03_vivaproceedings.pdf148.89 kBAdobe PDFView/Open
04_bonafidecertificate.pdf156.53 kBAdobe PDFView/Open
05_abstracts.pdf27.65 kBAdobe PDFView/Open
06_acknowledgements.pdf208.53 kBAdobe PDFView/Open
07_contents.pdf524.6 kBAdobe PDFView/Open
08_listoftables.pdf23.54 kBAdobe PDFView/Open
09_listoffigures.pdf147.64 kBAdobe PDFView/Open
10_listofabbreviations.pdf24.79 kBAdobe PDFView/Open
11_chapter1.pdf493.86 kBAdobe PDFView/Open
12_chapter2.pdf823.21 kBAdobe PDFView/Open
13_chapter3.pdf890.42 kBAdobe PDFView/Open
14_chapter4.pdf1.08 MBAdobe PDFView/Open
15_chapter5.pdf985.09 kBAdobe PDFView/Open
16_conclusion.pdf41.04 kBAdobe PDFView/Open
17_references.pdf161.66 kBAdobe PDFView/Open
18_listofpublications.pdf2.93 MBAdobe PDFView/Open
80_recommendation.pdf54.42 kBAdobe PDFView/Open
Show full item record


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: