Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/3398
Full metadata record
DC FieldValueLanguage
dc.coverage.spatialComputer Scienceen_US
dc.date.accessioned2012-04-18T11:19:54Z-
dc.date.available2012-04-18T11:19:54Z-
dc.date.issued2012-04-18-
dc.identifier.urihttp://hdl.handle.net/10603/3398-
dc.description.abstractIn modern time the focus of parallel computer development is being shifted from the processor perspective to the memory system perspective. If we will go to the Moore’s law, we will find the reason, which says that the performance of processor generally doubled in every year, whereas in recent year the performance of memory is increasing minutely, which causes an increasing discrepancy between processor & memory. So it becomes necessary to design a principle for memory architecture of parallel computer. Lots of memory architecture for parallel computer are designed so for. The research gives an extensive view of different memory architecture used in parallel computer; mainly it covers shared memory. After analyzing different memory architecture for shared memory abstraction, we choose Distributed Shared Memory (DSM) architecture for our research work. The performance and the programmability of the DSM system depend upon the Memory Consistency Model and Memory Coherency. The memory consistency model of a DSM system specifies the ordering constraints on concurrent memory accesses by multiple processors. Lots of Consistency Model are defined by a wide variety of source including architecture system, application programmer etc.en_US
dc.format.extentxx, 218pen_US
dc.languageEnglishen_US
dc.relationNo. of references 46en_US
dc.rightsuniversityen_US
dc.titleAnalysis of memory architecture of parallel processing computeren_US
dc.creator.researcherKumar, Pankajen_US
dc.subject.keywordParallel Processing Systemen_US
dc.subject.keywordComputer applicationsen_US
dc.subject.keywordDSM Systemen_US
dc.subject.keywordDSM Architectureen_US
dc.subject.keywordUniform Memory Modelen_US
dc.subject.keywordHybrid Memory Modelsen_US
dc.description.noteConclusion p. 196-201, Appendix p. 202-209, Bibliography p. 210-218en_US
dc.contributor.guideBal, Gopalen_US
dc.contributor.guideBeg, Rizwanen_US
dc.publisher.placeLucknowen_US
dc.publisher.universityIntegral Universityen_US
dc.publisher.institutionDepartment of Computer Applicationen_US
dc.date.registeredn.d.en_US
dc.date.completedOctober, 2010en_US
dc.date.awarded2010en_US
dc.format.accompanyingmaterialNoneen_US
dc.type.degreePh.D.en_US
dc.source.inflibnetINFLIBNETen_US
Appears in Departments:Department of Computer Application

Files in This Item:
File Description SizeFormat 
01_title.pdfAttached File184.68 kBAdobe PDFView/Open
02_certificate.pdf96.55 kBAdobe PDFView/Open
03_abstract.pdf91.72 kBAdobe PDFView/Open
04_acknowledgements.pdf95.18 kBAdobe PDFView/Open
05_table of contents.pdf111.07 kBAdobe PDFView/Open
06_list of figures tables & symbols.pdf144.06 kBAdobe PDFView/Open
07_chapter 1.pdf417 kBAdobe PDFView/Open
08_chapter 2.pdf428.99 kBAdobe PDFView/Open
09_chapter 3.pdf335.31 kBAdobe PDFView/Open
10_chapter 4.pdf301.08 kBAdobe PDFView/Open
11_chapter 5.pdf262.72 kBAdobe PDFView/Open
12_chapter 6.pdf289.54 kBAdobe PDFView/Open
13_chapter 7.pdf317.59 kBAdobe PDFView/Open
14_chapter 8.pdf136.9 kBAdobe PDFView/Open


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: