Please use this identifier to cite or link to this item:
http://hdl.handle.net/10603/335352
Title: | Certain investigations on the design of VLSI arithmetic circuits for DSP application |
Researcher: | Prakash, S P |
Guide(s): | Valarmathi, R S |
Keywords: | Portable devices VLSI Digital Signal Processing |
University: | Anna University |
Completed Date: | 2020 |
Abstract: | Over the past few decades, the growth of portable devices such as laptops, mobile phone and personal digital assistant has resulted in increasing demand for complex functionality with effective computation. The present day technology is known for digital systems with very high computing capabilities. The demand for high speed, low power integrated circuits for portable devices has become crucial. The never ending growing complexities of integrated circuit for future devices pose a challenging task for integrated circuit designer. Cost effective integrated circuits requires the design meeting out the challenging task to optimize power, area with high performance. Hence this research focuses on the optimization of area, power and speed of Arithmetic circuits, Very Large Scale Integrated circuits (VLSI) are widely used in Arithmetic circuits, Digital Signal Processing (DSP), Image and Video Processing applications. The performance of signal processing application depends on the effective design of the arithmetic circuit, which plays an important role in achieving performance metrics like low area, low power and high speed. The application specific or general purpose system uses addition as a basic arithmetic operation. Adders form an important part of any arithmetic unit becoming the heart of any data processing system. The performance metrics depends on the effective design of the adders in arithmetic logic and hence the design of arithmetic circuit is important in any VLSI system. The Ripple newlineCarry Adder (RCA) is designed by using buffer based full adders for overcoming the issues involved in the delay. The proposed buffer based adder is implemented in 2 bit and 3 bit Binary Common Sub expression Elimination (BCSE) constant multiplier architecture. The performance of multi bit adders varies widely in consuming power, area and speed. newline newline |
Pagination: | xviii,117p. |
URI: | http://hdl.handle.net/10603/335352 |
Appears in Departments: | Faculty of Information and Communication Engineering |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
01_title.pdf | Attached File | 9.77 kB | Adobe PDF | View/Open |
02_certificates.pdf | 231.94 kB | Adobe PDF | View/Open | |
03_vivaproceedings.pdf | 225.91 kB | Adobe PDF | View/Open | |
04_bonafidecertificate.pdf | 488.48 kB | Adobe PDF | View/Open | |
05_abstracts.pdf | 10.32 kB | Adobe PDF | View/Open | |
06_acknowledgements.pdf | 247.73 kB | Adobe PDF | View/Open | |
07_contents.pdf | 11.92 kB | Adobe PDF | View/Open | |
08_listoftables.pdf | 4.08 kB | Adobe PDF | View/Open | |
09_listoffigures.pdf | 748.12 kB | Adobe PDF | View/Open | |
10_listofabbreviations.pdf | 752.29 kB | Adobe PDF | View/Open | |
11_chapter1.pdf | 832.63 kB | Adobe PDF | View/Open | |
12_chapter2.pdf | 830.04 kB | Adobe PDF | View/Open | |
13_chapter3.pdf | 936.63 kB | Adobe PDF | View/Open | |
14_chapter4.pdf | 865.88 kB | Adobe PDF | View/Open | |
15_chapter5.pdf | 905.87 kB | Adobe PDF | View/Open | |
16_conclusion.pdf | 759.06 kB | Adobe PDF | View/Open | |
17_references.pdf | 818.89 kB | Adobe PDF | View/Open | |
18_listofpublications.pdf | 744.47 kB | Adobe PDF | View/Open | |
80_recommendation.pdf | 38.66 kB | Adobe PDF | View/Open |
Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).
Altmetric Badge: