Please use this identifier to cite or link to this item:
http://hdl.handle.net/10603/334829
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.coverage.spatial | Investigations on RS decoder and viterbi decoder for forward error correction implemented on 90 nm CMOS technology | |
dc.date.accessioned | 2021-08-05T11:00:51Z | - |
dc.date.available | 2021-08-05T11:00:51Z | - |
dc.identifier.uri | http://hdl.handle.net/10603/334829 | - |
dc.description.abstract | In wired/wireless network, channel noise has a greater impact on the error has been occurred in message or data in the communication is a fundamental problem. The channel noise formulates the problem as the noise signals may oscillate around the threshold voltage level of the original signal it might be results as the bits are altered likewise such as 0 becomes as 1 and 1 becomes as 0 it arises when data or text messages are transmitted and modified the data or text messages in the receiving side this will occur the error over the initial data transmitted. To overcome above said problem, the error correction code is required for capability of correcting both burst and random error with high coding gain. Then the packet loss during the transmission process is recovered as well as energy consumption, reduced delay and data loss control over the error block. So in this research, we propose novel and#945;-factor architecture for RS decoder implemented on 90nm CMOS technology. The entire research work carries out into two different stages where each stage is interrelated. In the first stage of the research work, the main objective is to present and#945;-factor architecture of RS decoder for improving in terms of gate element, latency, coding gain and throughput. In the second stage of the research work, the main objective is to provide PLDA for efficient Viterbi decoding equalizer implement to removing the error from the received messages or data. In the first stage a research work, The Reed-Solomon decoder was developed using Verilog Hardware Description Language (HDL) and Synopsys Design Compiler (DC). The proposed architecture is developed using 90nm CMOS technology and the results are evaluated in terms of gate count, clock rate, latency and throughput. Also the calculated syndrome and KES are compared with the conventional architecture for efficiency. newline | |
dc.format.extent | xvii,110p. | |
dc.language | English | |
dc.relation | p.104-109 | |
dc.rights | university | |
dc.title | Investigations on RS decoder and viterbi decoder for forward error correction implemented on 90 nm CMOS technology | |
dc.title.alternative | ||
dc.creator.researcher | Mageswari, N | |
dc.subject.keyword | Wireless network | |
dc.subject.keyword | CMOS technology | |
dc.subject.keyword | Design Compiler | |
dc.description.note | ||
dc.contributor.guide | Mahadevan, K | |
dc.publisher.place | Chennai | |
dc.publisher.university | Anna University | |
dc.publisher.institution | Faculty of Information and Communication Engineering | |
dc.date.registered | ||
dc.date.completed | 2020 | |
dc.date.awarded | 2020 | |
dc.format.dimensions | 21cm | |
dc.format.accompanyingmaterial | None | |
dc.source.university | University | |
dc.type.degree | Ph.D. | |
Appears in Departments: | Faculty of Information and Communication Engineering |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
01_title.pdf | Attached File | 162.98 kB | Adobe PDF | View/Open |
02_certificates.pdf | 138.58 kB | Adobe PDF | View/Open | |
03_vivaproceedings.pdf | 646.64 kB | Adobe PDF | View/Open | |
04_bonafidecertificate.pdf | 176.78 kB | Adobe PDF | View/Open | |
05_abstracts.pdf | 81.99 kB | Adobe PDF | View/Open | |
06_acknowledgements.pdf | 233.58 kB | Adobe PDF | View/Open | |
07_contents.pdf | 144.22 kB | Adobe PDF | View/Open | |
08_listoftables.pdf | 47.51 kB | Adobe PDF | View/Open | |
09_listoffigures.pdf | 52.06 kB | Adobe PDF | View/Open | |
10_listofabbreviations.pdf | 73.27 kB | Adobe PDF | View/Open | |
11_chapter1.pdf | 322.41 kB | Adobe PDF | View/Open | |
12_chapter2.pdf | 139.22 kB | Adobe PDF | View/Open | |
13_chapter3.pdf | 511.52 kB | Adobe PDF | View/Open | |
14_chapter4.pdf | 315.77 kB | Adobe PDF | View/Open | |
15_chapter5.pdf | 101.71 kB | Adobe PDF | View/Open | |
16_conclusion.pdf | 88.3 kB | Adobe PDF | View/Open | |
17_references.pdf | 121.18 kB | Adobe PDF | View/Open | |
18_listofpublications.pdf | 82.46 kB | Adobe PDF | View/Open | |
80_recommendation.pdf | 159.69 kB | Adobe PDF | View/Open |
Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).
Altmetric Badge: