Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/333961
Full metadata record
DC FieldValueLanguage
dc.coverage.spatialPower optimization analysis using power gating technique in deep submicron circuits
dc.date.accessioned2021-07-29T10:36:47Z-
dc.date.available2021-07-29T10:36:47Z-
dc.identifier.urihttp://hdl.handle.net/10603/333961-
dc.description.abstractPower dissipation reduction in Integrated Circuits (IC) is a major challenge during the design of portable systems and high performance processors. In portable systems, the battery life depends on the power dissipation. Also, the increase in leakage current with Very Large Scale Integration (VLSI) technology scaling is a major concern for deep submicron circuit designers. Hence, Complementary Metal Oxide Semiconductor (CMOS) newlinebased design is considered for developing low power ICs. In digital system design, low power consumption may be achieved at device level, process level and algorithm level. This research focuses on minimizing power consumption at circuit level. Efficient circuit level techniques that reduce leakage power dissipation are explored and analysed. Power gating technique is used to reduce leakage power by switching off the supply voltage to idle circuits. To introduce power gating, adoption of multi-threshold CMOS process is required. Simple logic blocks of the design are implemented using low threshold voltage transistors (VTL), whereas the sleep transistors which act as power gate for the design are high threshold voltage transistors (VTH). A conventional 14Transistor full adder is designed using pass transistors and transmission gates. Using the full adder, parallel binary adder is developed and sleep transistors are introduced to reduce the static power consumption. The power gated transistors are switched with high threshold voltage (VTH). 130nm technology is used in the design with 2.5V as the operating voltage. newline newline
dc.format.extentxix,128p.
dc.languageEnglish
dc.relationp.119-127
dc.rightsuniversity
dc.titlePower optimization analysis using power gating technique in deep submicron circuits
dc.title.alternative
dc.creator.researcherThamaraimanalan, T
dc.subject.keywordVLSI
dc.subject.keywordCMOS
dc.subject.keywordVoltage transistors
dc.description.note
dc.contributor.guideSampath, P
dc.publisher.placeChennai
dc.publisher.universityAnna University
dc.publisher.institutionFaculty of Information and Communication Engineering
dc.date.registered
dc.date.completed2020
dc.date.awarded2020
dc.format.dimensions21cm
dc.format.accompanyingmaterialNone
dc.source.universityUniversity
dc.type.degreePh.D.
Appears in Departments:Faculty of Information and Communication Engineering

Files in This Item:
File Description SizeFormat 
01_title.pdfAttached File645.2 kBAdobe PDFView/Open
02_certificates.pdf2.64 MBAdobe PDFView/Open
03_vivaproceedings.pdf9.52 MBAdobe PDFView/Open
04_bonafidecertificate.pdf2.89 MBAdobe PDFView/Open
05_abstracts.pdf117.91 kBAdobe PDFView/Open
06_acknowledgements.pdf3.08 MBAdobe PDFView/Open
07_contents.pdf207.1 kBAdobe PDFView/Open
08_listoftables.pdf115.08 kBAdobe PDFView/Open
09_listoffigures.pdf118.11 kBAdobe PDFView/Open
10_listofabbreviations.pdf7.39 kBAdobe PDFView/Open
11_chapter1.pdf641.61 kBAdobe PDFView/Open
12_chapter2.pdf1.52 MBAdobe PDFView/Open
13_chapter3.pdf2.4 MBAdobe PDFView/Open
14_chapter4.pdf974.64 kBAdobe PDFView/Open
15_chapter5.pdf1.08 MBAdobe PDFView/Open
16_conclusion.pdf136.77 kBAdobe PDFView/Open
17_references.pdf166.22 kBAdobe PDFView/Open
18_listofpublications.pdf116.68 kBAdobe PDFView/Open
80_recommendation.pdf106.33 kBAdobe PDFView/Open


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: