Please use this identifier to cite or link to this item:
http://hdl.handle.net/10603/333904
Title: | Cost effective novel testing approach for vlsi circuits |
Researcher: | Pattunnarajam P |
Guide(s): | Reeba korah and Maria kalavathy G |
Keywords: | Engineering and Technology Engineering Engineering Electrical and Electronic vlsi circuits testing approach |
University: | Anna University |
Completed Date: | 2020 |
Abstract: | The advent of VLSI technology has given rise to sophistication in the devices which can be incorporated into a single chip. Testing of chips using automated methodologies has taken new dimensions in recent years. Testing the accurate functionality of the chip is an essential step in the production process to improve the yield rates. The chip are vulnerable to failures due to higher clock rates, shrinking geometries, longer wires, increasing metal density and with different types of faults reducing the yield and hence, increases the testing cost. The current processes have reached a point, where many conventional pass/fail testing methods are enhanced by defect based fault models and/or grading-based techniques, assessing the quality of the circuit. An essential step for the whole test process is the generation of test patterns. Test patterns are the primary bit patterns used for testing a digital circuitry. Majority of the logical device developed are tested for all functionality before its practical usage. Design-for test (DFT) techniques aim to reduce the cost of Automatic Test Equipment (ATE) by automatically generating tests through Automatic Test Pattern Generation (ATPG).The generated patterns are used to test semiconductor devices getting manufactured, or to assist with determining the cause of failure. The effectiveness of ATPG is measured by the number of modeled defects, or fault models, detectable and by the number of generated patterns. The type of Circuit Under Test (CUT) can be combinational, full scan, synchronous sequential or asynchronous sequential circuits. The advantage of introducing optimized test pattern directly reduces the testing time. This results in the reduction of testing costs during online testing. An earlier study has shown increase in test pattern generation count between 40-90%.Increase in test patterns faces several problems. Due to presence of limited transfer of data bandwidth between work station and ATE, test patterns require several tens of hours to upload. During this time newline |
Pagination: | xxv, 189p. |
URI: | http://hdl.handle.net/10603/333904 |
Appears in Departments: | Faculty of Information and Communication Engineering |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
01_title.pdf | Attached File | 48.81 kB | Adobe PDF | View/Open |
02_certificates.pdf | 513.87 kB | Adobe PDF | View/Open | |
03_vivaproceedings.pdf | 585.5 kB | Adobe PDF | View/Open | |
04_bonafidecertificate.pdf | 313.19 kB | Adobe PDF | View/Open | |
05_abstracts.pdf | 74.87 kB | Adobe PDF | View/Open | |
06_acknowledgements.pdf | 752.95 kB | Adobe PDF | View/Open | |
07_contents.pdf | 20.32 kB | Adobe PDF | View/Open | |
08_listoftables.pdf | 87.27 kB | Adobe PDF | View/Open | |
09_listoffigures.pdf | 79.83 kB | Adobe PDF | View/Open | |
10_listofabbreviations.pdf | 48.26 kB | Adobe PDF | View/Open | |
11_chapter1.pdf | 211.04 kB | Adobe PDF | View/Open | |
12_chapter2.pdf | 735.2 kB | Adobe PDF | View/Open | |
13_chapter3.pdf | 293.18 kB | Adobe PDF | View/Open | |
14_chapter4.pdf | 557.45 kB | Adobe PDF | View/Open | |
15_chapter5.pdf | 990.7 kB | Adobe PDF | View/Open | |
16_conclusion.pdf | 112.64 kB | Adobe PDF | View/Open | |
17_references.pdf | 133.3 kB | Adobe PDF | View/Open | |
18_listofpublications.pdf | 118.89 kB | Adobe PDF | View/Open | |
80_recommendation.pdf | 121.03 kB | Adobe PDF | View/Open |
Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).
Altmetric Badge: