Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/333893
Title: Design and implementation of a novel Serial transceiver using low power And high performance shift register
Researcher: Murugasami R
Guide(s): Ragupathy U S
Keywords: Engineering and Technology
Engineering
Engineering Electrical and Electronic
shift register
Serial transceiver
University: Anna University
Completed Date: 2021
Abstract: Shift registers are the basic components in Very Large Scale Integration (VLSI) circuit design, which are used in various applications like communication transceivers, digital filters, cryptography circuits and network security devices. The expansion of word length in shift registers makes it appropriate for processing large scale data, since the data generated from various devices are of high quality one. Flip Flops (FFs) are the primary gadgets to integrate the shift register, where the numeral devices are interconnected with one other in series with respect to the register length. The data mobilization from input to output of the register is synchronized by the clock signal, which triggers the FFs either in rising or in falling edge. The performance of the shift register is prejudiced by key drivers such as area occupancy and energy consumption of the internal functional units. The former is determined by the number of devices and the later is done by several factors including unnecessary transistor switching, charge leakage and charge sharing due to unwanted parasitic components leading to both excessive static power and dynamic power consumption. The present study aims at the reduction of power expenditure and area possession of the shift registers by reconstructing their internal modules. In the proposed shift register the available FF topologies are reinstate with new Conditional Pass Logic Flip Flop (CPLFF) structures and the existing clock distribution system is replaced by power and area efficient clock pulse generator designed using multiplexer. newline
Pagination: xviii, 122p
URI: http://hdl.handle.net/10603/333893
Appears in Departments:Faculty of Information and Communication Engineering

Files in This Item:
File Description SizeFormat 
01_title.pdfAttached File1.89 MBAdobe PDFView/Open
02_certificates.pdf355.76 kBAdobe PDFView/Open
03_vivaproceedings.pdf1.71 MBAdobe PDFView/Open
04_bonafidecertificate.pdf431.33 kBAdobe PDFView/Open
05_abstracts.pdf1.77 MBAdobe PDFView/Open
06_acknowledgements.pdf414.81 kBAdobe PDFView/Open
07_contents.pdf1.78 MBAdobe PDFView/Open
08_listoftables.pdf1.76 MBAdobe PDFView/Open
09_listoffigures.pdf1.77 MBAdobe PDFView/Open
10_listofabbreviations.pdf1.77 MBAdobe PDFView/Open
11_chapter1.pdf1.88 MBAdobe PDFView/Open
12_chapter2.pdf2.06 MBAdobe PDFView/Open
13_chapter3.pdf2.29 MBAdobe PDFView/Open
14_chapter4.pdf2.08 MBAdobe PDFView/Open
15_chapter5.pdf1.91 MBAdobe PDFView/Open
16_conclusion.pdf1.79 MBAdobe PDFView/Open
17_references.pdf1.93 MBAdobe PDFView/Open
18_listofpublications.pdf1.75 MBAdobe PDFView/Open
80_recommendation.pdf198.91 kBAdobe PDFView/Open
Show full item record


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: