Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/332375
Full metadata record
DC FieldValueLanguage
dc.coverage.spatialEnhancing reliability in multi core Systems using low cost fault Tolerant one instruction cores
dc.date.accessioned2021-07-19T07:36:56Z-
dc.date.available2021-07-19T07:36:56Z-
dc.identifier.urihttp://hdl.handle.net/10603/332375-
dc.description.abstractRapid improvements in the CMOS technology have resulted in an exponential growth of transistor density. Billions of transistors on a chip have led to integration of many cores leading to many challenges such as increased power dissipation, thermal dissipation, occurrence of faults in the circuits and reliability issues. Existing approaches explore the usage of redundancy based solutions for fault tolerance in a multi-core scenario. Redundancy based approaches at core level, thread level, micro-architectural level, and software level improve the reliability of the multi-core systems. Core level techniques improve the lifetime reliability of multi-core systems using low power small cores to provide fault tolerance to larger cores. The multi-core processor architecture with asymmetric cores (large and small cores) has gained momentum and focus from a large number of researchers with respect to fault tolerance. Based on the above implications, design alternatives for modern multi-core system factoring its features are proposed in this thesis. Among the design alternatives, Multi-core system using One Instruction Cores (OIC) is an asymmetric multi-core architecture that has been choosen for reliability modelling in this thesis. OIC is a warm standby - subtract if less Thus, the OIC helps to address the need for a low power small core. When one of the functional units newline
dc.format.extentxxii, 225p
dc.languageEnglish
dc.relationp.193-224
dc.rightsuniversity
dc.titleEnhancing reliability in multi core Systems using low cost fault Tolerant one instruction cores
dc.title.alternative
dc.creator.researcherShashikiran V
dc.subject.keywordEngineering and Technology
dc.subject.keywordEngineering
dc.subject.keywordEngineering Electrical and Electronic
dc.subject.keywordmulti-core
dc.subject.keywordlow cost
dc.description.note
dc.contributor.guideRanjaniparthasarathi
dc.publisher.placeChennai
dc.publisher.universityAnna University
dc.publisher.institutionFaculty of Information and Communication Engineering
dc.date.registered
dc.date.completed2021
dc.date.awarded2021
dc.format.dimensions21cm
dc.format.accompanyingmaterialNone
dc.source.universityUniversity
dc.type.degreePh.D.
Appears in Departments:Faculty of Information and Communication Engineering

Files in This Item:
File Description SizeFormat 
01_title.pdfAttached File64.25 kBAdobe PDFView/Open
02_certificates.pdf40.9 kBAdobe PDFView/Open
03_vivaproceedings.pdf65.01 kBAdobe PDFView/Open
04_bonafidecertificate.pdf36.92 kBAdobe PDFView/Open
05_abstracts.pdf204.27 kBAdobe PDFView/Open
06_acknowledgements.pdf185.5 kBAdobe PDFView/Open
07_contents.pdf348.26 kBAdobe PDFView/Open
08_listoftables.pdf263.81 kBAdobe PDFView/Open
09_listoffigures.pdf298.97 kBAdobe PDFView/Open
10_listofabbreviations.pdf357.44 kBAdobe PDFView/Open
11_chapter1.pdf705.28 kBAdobe PDFView/Open
12_chapter2.pdf928.83 kBAdobe PDFView/Open
13_chapter3.pdf952.78 kBAdobe PDFView/Open
14_chapter4.pdf2.04 MBAdobe PDFView/Open
15_chapter5.pdf1.31 MBAdobe PDFView/Open
16_chapter6.pdf1.05 MBAdobe PDFView/Open
17_conclusion.pdf675.49 kBAdobe PDFView/Open
18_references.pdf4.02 MBAdobe PDFView/Open
19_listofpublications.pdf350.83 kBAdobe PDFView/Open
80_recommendation.pdf874.82 kBAdobe PDFView/Open


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: