Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/332180
Full metadata record
DC FieldValueLanguage
dc.coverage.spatialPower management techniques for reliable network on chip
dc.date.accessioned2021-07-19T06:40:11Z-
dc.date.available2021-07-19T06:40:11Z-
dc.identifier.urihttp://hdl.handle.net/10603/332180-
dc.description.abstractnewlineNetwork on Chip NoC is an effective solution for integrating all processing elements PE or Intellectual Property IP blocks on a single System On Chip SoC in VDSM Very Deep Sub Micron technology NoC has beneficial features like scalability resolve timing closure issues performance at higher operating frequencies and reusability of IP blocks; hence SoCs choose NoC IP interconnect fabric as a better alternative to traditional hierarchal bus based architecture With shrinking technology the size of SoC has become larger with higher complexity multi core and multicore architectures; hence current NoC face the challenge of achieving low power consumption by maintaining signal integrity and system reliability A conventional NoC consists of routers network interface and interconnection links As the technology scales down wires that form the links are more power hungry and consequently link power forms the dominant portion of communication in NoC The power consumption of the link depends on switching activity both self and coupled switching activity swing voltage and operating frequency Link power consumption can be reduced by lowering switching activity by suitable encoding method which is the traditional procedure followed It can also be reduced by lowering swing voltage but it may introduce performance degradation Communication reliability is a major challenge faced by NoCs in low swing signaling methodology as NoC is prone to transient multiple errors in transmitted bits To maintain low power reliable high speed on chip communication solutions that address low power consumption in on chip interconnection links and powerful error correcting codes are needed newline newline
dc.format.extentxvi, 110p.
dc.languageEnglish
dc.relationp.100-109
dc.rightsuniversity
dc.titlePower management techniques for reliable network on chip
dc.title.alternative
dc.creator.researcherSumitra V
dc.subject.keywordEngineering and Technology
dc.subject.keywordComputer Science
dc.subject.keywordTelecommunications
dc.subject.keywordPower Management
dc.subject.keywordNetwork on Chip
dc.description.note
dc.contributor.guideSivakumar R and Ramana Rao V V
dc.publisher.placeChennai
dc.publisher.universityAnna University
dc.publisher.institutionFaculty of Information and Communication Engineering
dc.date.registeredn.d.
dc.date.completed2020
dc.date.awarded2020
dc.format.dimensions21cm.
dc.format.accompanyingmaterialNone
dc.source.universityUniversity
dc.type.degreePh.D.
Appears in Departments:Faculty of Information and Communication Engineering

Files in This Item:
File Description SizeFormat 
01_title.pdfAttached File38.97 kBAdobe PDFView/Open
02_certificates.pdf601.13 kBAdobe PDFView/Open
03_abstracts.pdf56.46 kBAdobe PDFView/Open
04_acknowledgements.pdf117.69 kBAdobe PDFView/Open
05_contents.pdf83.34 kBAdobe PDFView/Open
06_listoftables.pdf46.79 kBAdobe PDFView/Open
07_listoffigures.pdf62.43 kBAdobe PDFView/Open
08_listofabbreviations.pdf151.06 kBAdobe PDFView/Open
09_chapter1.pdf270.96 kBAdobe PDFView/Open
10_chapter2.pdf730 kBAdobe PDFView/Open
11_chapter3.pdf690.33 kBAdobe PDFView/Open
12_chapter4.pdf800.71 kBAdobe PDFView/Open
13_conclusion.pdf149.61 kBAdobe PDFView/Open
14_references.pdf303.24 kBAdobe PDFView/Open
15_listofpublications.pdf154.85 kBAdobe PDFView/Open
80_recommendation.pdf131.15 kBAdobe PDFView/Open


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: