Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/331504
Title: Investigations on power performance of cmos processors with pulsed latch multi phase multi frequency and reconfigurable clock controllers
Researcher: Joby titus T
Guide(s): Vijayakumari V
Keywords: Engineering and Technology
Engineering
Engineering Electrical and Electronic
cmos processors
clock controllers
University: Anna University
Completed Date: 2019
Abstract: Reconfigurable clock controller is the upcoming research area as the modern technology advancement demands the necessity for modification in architecture level of CMOS configuration circuits to meet the performance and power crunch. This research work is about runtime variation of clock source with respect to data activity and to estimate the power performance characteristics. The design complexity in clock utilization is reduced by modifying the clock network in architecture level. The clock network is a bottleneck for designers as it is the major source of dynamic power and as the CMOS processor technology advances the device scaling itself leads to leakage power consumption. This work is concentrated on dynamic power as clock network is the major source of dynamic power at subsequent clock nodes. The proposed work focusses on three major run time modifications in clock network, (1) circuit level clock gating model with proposed reconfigurable pulsed latch circuit and the run time variation is analysed for register data, high data activity, lookup table data, (2) A modification in DLL circuit by varying the delay stages, bias voltage with reconfigurable logic picture and quaternary logic for multiphase and multiplication factor in multifrequency clock signal, (3) A Lookup Table based reconfigurable clock controller is analysed with scalable voltage and frequency ranges for variable clock polarity. Each model of clock network is analysed with 32, 64 and 128 bit CLB blocks. A comparative study is performed with existing variable phase and frequency clock gating techniques and with the proposed reconfigurable clock controller techniques newline
Pagination: xix, 143p.
URI: http://hdl.handle.net/10603/331504
Appears in Departments:Faculty of Information and Communication Engineering

Files in This Item:
File Description SizeFormat 
01_title.pdfAttached File88.92 kBAdobe PDFView/Open
02_certificates.pdf48.95 kBAdobe PDFView/Open
03_vivaproceedings.pdf89.75 kBAdobe PDFView/Open
04_bonafidecertificate.pdf311.84 kBAdobe PDFView/Open
05_abstracts.pdf157.75 kBAdobe PDFView/Open
06_acknowledgements.pdf287.24 kBAdobe PDFView/Open
07_contents.pdf271.07 kBAdobe PDFView/Open
08_listoftables.pdf171.17 kBAdobe PDFView/Open
09_listoffigures.pdf191.61 kBAdobe PDFView/Open
10_listofabbreviations.pdf157.09 kBAdobe PDFView/Open
11_chapter1.pdf1.02 MBAdobe PDFView/Open
12_chapter2.pdf207.36 kBAdobe PDFView/Open
13_chapter3.pdf1.83 MBAdobe PDFView/Open
14_chapter4.pdf1.93 MBAdobe PDFView/Open
15_chapter5.pdf1.61 MBAdobe PDFView/Open
16_chapter6.pdf217.74 kBAdobe PDFView/Open
17_chapter7.pdf150.19 kBAdobe PDFView/Open
18_conclusion.pdf150.19 kBAdobe PDFView/Open
19_references.pdf258.4 kBAdobe PDFView/Open
20_listofpublications.pdf188.24 kBAdobe PDFView/Open
80_recommendation.pdf67.09 kBAdobe PDFView/Open
Show full item record


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: