Please use this identifier to cite or link to this item:
http://hdl.handle.net/10603/32732
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.coverage.spatial | Low jitter phase locked loop architectures for high speed clock generation | en_US |
dc.date.accessioned | 2015-01-09T06:41:55Z | - |
dc.date.available | 2015-01-09T06:41:55Z | - |
dc.date.issued | 2015-01-09 | - |
dc.identifier.uri | http://hdl.handle.net/10603/32732 | - |
dc.description.abstract | High performance digital systems widely use Phase Locked Loops newlinePLLs for generating well timed onchip clocks As the operating frequency newlineincreases the performance of these systems is significantly affected by a newlinetiming jitter or phase noise The jitter directly reduces the performance of the newlinesequential circuit Keeping it within strict bounds is essential to ensure the newlineperformance Also for applications such as high speed parallel links and newlinedistributed synchronous clocking multiple PLLs are employed to minimize newlinethe timing uncertainty Therefore the demand for lowjitter PLLs has been newlineincreasing The low jitter clock requirement makes the design of low jitter newlinePLL even more challenging newline newline | en_US |
dc.format.extent | xxiv, 166p. | en_US |
dc.language | English | en_US |
dc.relation | p.158-163 | en_US |
dc.rights | university | en_US |
dc.title | Low jitter phase locked loop architectures for high speed clock generation | en_US |
dc.title.alternative | en_US | |
dc.creator.researcher | Moorthi S | en_US |
dc.subject.keyword | information and communication engineering | en_US |
dc.subject.keyword | loop architectures | en_US |
dc.subject.keyword | Low jitter phase | en_US |
dc.description.note | Reference p.158-163 | en_US |
dc.contributor.guide | Raja paul perinbam J | en_US |
dc.publisher.place | Chennai | en_US |
dc.publisher.university | Anna University | en_US |
dc.publisher.institution | Faculty of Information and Communication Engineering | en_US |
dc.date.registered | n.d. | en_US |
dc.date.completed | 01/09/2008 | en_US |
dc.date.awarded | 30/09/2008 | en_US |
dc.format.dimensions | 23cm | en_US |
dc.format.accompanyingmaterial | None | en_US |
dc.source.university | University | en_US |
dc.type.degree | Ph.D. | en_US |
Appears in Departments: | Faculty of Information and Communication Engineering |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
01_title.pdf | Attached File | 36.72 kB | Adobe PDF | View/Open |
02_certificate.pdf | 5.81 kB | Adobe PDF | View/Open | |
03_abstract.pdf | 10.39 kB | Adobe PDF | View/Open | |
04_acknowledgement.pdf | 7.24 kB | Adobe PDF | View/Open | |
05_contents.pdf | 91.61 kB | Adobe PDF | View/Open | |
06_chapter 1.pdf | 88.43 kB | Adobe PDF | View/Open | |
07_chapter 2.pdf | 109.35 kB | Adobe PDF | View/Open | |
08_chapter 3.pdf | 64.77 kB | Adobe PDF | View/Open | |
09_chapter 4.pdf | 2.33 MB | Adobe PDF | View/Open | |
10_chapter 5.pdf | 842.28 kB | Adobe PDF | View/Open | |
11_chapter 6.pdf | 416.95 kB | Adobe PDF | View/Open | |
13_references.pdf | 32.37 kB | Adobe PDF | View/Open | |
14_publications.pdf | 9.84 kB | Adobe PDF | View/Open | |
15_vitae.pdf | 5.72 kB | Adobe PDF | View/Open |
Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).
Altmetric Badge: