Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/32732
Full metadata record
DC FieldValueLanguage
dc.coverage.spatialLow jitter phase locked loop architectures for high speed clock generationen_US
dc.date.accessioned2015-01-09T06:41:55Z-
dc.date.available2015-01-09T06:41:55Z-
dc.date.issued2015-01-09-
dc.identifier.urihttp://hdl.handle.net/10603/32732-
dc.description.abstractHigh performance digital systems widely use Phase Locked Loops newlinePLLs for generating well timed onchip clocks As the operating frequency newlineincreases the performance of these systems is significantly affected by a newlinetiming jitter or phase noise The jitter directly reduces the performance of the newlinesequential circuit Keeping it within strict bounds is essential to ensure the newlineperformance Also for applications such as high speed parallel links and newlinedistributed synchronous clocking multiple PLLs are employed to minimize newlinethe timing uncertainty Therefore the demand for lowjitter PLLs has been newlineincreasing The low jitter clock requirement makes the design of low jitter newlinePLL even more challenging newline newlineen_US
dc.format.extentxxiv, 166p.en_US
dc.languageEnglishen_US
dc.relationp.158-163en_US
dc.rightsuniversityen_US
dc.titleLow jitter phase locked loop architectures for high speed clock generationen_US
dc.title.alternativeen_US
dc.creator.researcherMoorthi Sen_US
dc.subject.keywordinformation and communication engineeringen_US
dc.subject.keywordloop architecturesen_US
dc.subject.keywordLow jitter phaseen_US
dc.description.noteReference p.158-163en_US
dc.contributor.guideRaja paul perinbam Jen_US
dc.publisher.placeChennaien_US
dc.publisher.universityAnna Universityen_US
dc.publisher.institutionFaculty of Information and Communication Engineeringen_US
dc.date.registeredn.d.en_US
dc.date.completed01/09/2008en_US
dc.date.awarded30/09/2008en_US
dc.format.dimensions23cmen_US
dc.format.accompanyingmaterialNoneen_US
dc.source.universityUniversityen_US
dc.type.degreePh.D.en_US
Appears in Departments:Faculty of Information and Communication Engineering

Files in This Item:
File Description SizeFormat 
01_title.pdfAttached File36.72 kBAdobe PDFView/Open
02_certificate.pdf5.81 kBAdobe PDFView/Open
03_abstract.pdf10.39 kBAdobe PDFView/Open
04_acknowledgement.pdf7.24 kBAdobe PDFView/Open
05_contents.pdf91.61 kBAdobe PDFView/Open
06_chapter 1.pdf88.43 kBAdobe PDFView/Open
07_chapter 2.pdf109.35 kBAdobe PDFView/Open
08_chapter 3.pdf64.77 kBAdobe PDFView/Open
09_chapter 4.pdf2.33 MBAdobe PDFView/Open
10_chapter 5.pdf842.28 kBAdobe PDFView/Open
11_chapter 6.pdf416.95 kBAdobe PDFView/Open
13_references.pdf32.37 kBAdobe PDFView/Open
14_publications.pdf9.84 kBAdobe PDFView/Open
15_vitae.pdf5.72 kBAdobe PDFView/Open


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: