Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/314301
Full metadata record
DC FieldValueLanguage
dc.coverage.spatial
dc.date.accessioned2021-02-03T11:37:36Z-
dc.date.available2021-02-03T11:37:36Z-
dc.identifier.urihttp://hdl.handle.net/10603/314301-
dc.description.abstractWith the increase in the heterogeneous components in a Multi newlineProcessor System on chip, intercommunication between the different IP newlinecores or blocks in a SoC turns out to be a problem. The Proposed newlinearchitecture helps to use the resources efficiently through runtime newlinereconfiguration of the communication channel as per the communication newlinerequirements. This reconfigurable NoC architecture could be the solution newlinefor growing communication demands, Quality of service, decreased silicon newlinerate and network scalability. newlineThis research work focuses on the design of a Reconfigurable newlineCommunication Wrapper that allows easy communication between the newlineheterogeneous IP cores. The efficiency of the proposed wrapper based on newlinechip communication link is improved through optimization using Genetic newlineAlgorithm. A Reconfigurable Audio Processor has been implemented as an newlineapplication to prove the performance of the proposed reconfigurable newlinecommunication wrapper. Reconfigurable audio processor is one which has a newlinecapability of reconfiguring the communication blocks of the on-chip newlinecommunication link based on the speaker setup on which audio has to be newlineplayed and the quality of audio file. The proposed solutions were simulated newlineand tested. The simulation results of the proposed system are presented. The newlineperformance of the processor is evaluated in terms of space complexity of newlinethe system and power consumption. The accuracy of the audio conversion is newlineaccessed by means of the peak signal to noise ratio. newline newline newline
dc.format.extent
dc.languageEnglish
dc.relation
dc.rightsuniversity
dc.titleIntelligent Reconfigurable Audio Processor Design with Reconfigurable on Chip Communication Wrapper Module
dc.title.alternative
dc.creator.researcherBEULAH HEMALATHA, S
dc.subject.keywordEngineering
dc.subject.keywordEngineering and Technology
dc.subject.keywordEngineering Electrical and Electronic
dc.description.note
dc.contributor.guideVIGNESWARAN, T
dc.publisher.placeChennai
dc.publisher.universityBharath University
dc.publisher.institutionDepartment of Electronics and Communication Engineering
dc.date.registered
dc.date.completed2018
dc.date.awarded
dc.format.dimensions
dc.format.accompanyingmaterialDVD
dc.source.universityUniversity
dc.type.degreePh.D.
Appears in Departments:Department of Electronics and Communication Engineering

Files in This Item:
File Description SizeFormat 
80_recommendation.pdfAttached File98.54 kBAdobe PDFView/Open
certificate.pdf179.92 kBAdobe PDFView/Open
chapter 1.pdf703.96 kBAdobe PDFView/Open
chapter 2.pdf186.81 kBAdobe PDFView/Open
chapter 3.pdf610.83 kBAdobe PDFView/Open
chapter 4.pdf794.89 kBAdobe PDFView/Open
chapter 5.pdf501.26 kBAdobe PDFView/Open
chapter 6.pdf11.4 kBAdobe PDFView/Open
chapter 7.pdf8.6 kBAdobe PDFView/Open
preliminary pages.pdf248.83 kBAdobe PDFView/Open
references.pdf99.95 kBAdobe PDFView/Open
title page.pdf97.18 kBAdobe PDFView/Open


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: