Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/306787
Full metadata record
DC FieldValueLanguage
dc.coverage.spatialHigh performance arithmetic circuit design for low power vlsi applications
dc.date.accessioned2020-11-16T08:09:13Z-
dc.date.available2020-11-16T08:09:13Z-
dc.identifier.urihttp://hdl.handle.net/10603/306787-
dc.description.abstractGrowing demands and competitions in the market force the researchers to look for new designs Researchers have worked on this issue and adopted a suitable technique which has resulted in high speed and low power integrated chips Area power and delay form the important critical factors in any low power VLSI circuits For high performance chips addition and multiplication forms the basic requirement Adders form the basic newlinecomponent for all the circuit operations There is a need for the adder circuits in all digital applications So it is necessary to design a basic adder circuit which consumes low power and minimum delay Even basic multiplication consists of addition and adders are involved in it For high speed applications efficient adders should be newlinedesigned and the efficiency of the adder is determined by analyzing the factors of area power and delay The carry propagation delay problem is reduced by using carry select adder which is one of its important advantages So an efficient variable bit modified carry select adder having the combination of fast parallel prefix Brent Kung adder and D latch is designed Designing an efficient multiplier depends on designing an efficient adder. newline newline
dc.format.extentxxviii, 189p.
dc.languageEnglish
dc.relationp.179-188.
dc.rightsuniversity
dc.titleHigh performance arithmetic circuit design for low power vlsi applications
dc.title.alternative
dc.creator.researcherArun Sekar R
dc.subject.keywordEngineering and Technology
dc.subject.keywordEngineering
dc.subject.keywordEngineering Electrical and Electronic
dc.subject.keywordVLSI Circuits
dc.subject.keywordDigital Applications
dc.subject.keywordFIR Filter
dc.description.note
dc.contributor.guideSasipriya S
dc.publisher.placeChennai
dc.publisher.universityAnna University
dc.publisher.institutionFaculty of Information and Communication Engineering
dc.date.registered
dc.date.completed2019
dc.date.awarded2019
dc.format.dimensions21cm
dc.format.accompanyingmaterialNone
dc.source.universityUniversity
dc.type.degreePh.D.
Appears in Departments:Faculty of Information and Communication Engineering

Files in This Item:
File Description SizeFormat 
01_title.pdfAttached File19.02 kBAdobe PDFView/Open
02_certificates.pdf594.25 kBAdobe PDFView/Open
03_abstracts.pdf105.61 kBAdobe PDFView/Open
04_acknowledgements.pdf82.08 kBAdobe PDFView/Open
05_contents.pdf18.05 MBAdobe PDFView/Open
06_list_of_tables.pdf18.04 MBAdobe PDFView/Open
07_list_of_figures.pdf18.05 MBAdobe PDFView/Open
08_list_of_abbreviations.pdf116.74 kBAdobe PDFView/Open
09_chapter1.pdf1.88 MBAdobe PDFView/Open
10_chapter2.pdf1.08 MBAdobe PDFView/Open
11_chapter3.pdf3.82 MBAdobe PDFView/Open
12_chapter4.pdf2.99 MBAdobe PDFView/Open
13_chapter5.pdf4.82 MBAdobe PDFView/Open
14_chpater6.pdf2.52 MBAdobe PDFView/Open
15_conclusion.pdf989.15 kBAdobe PDFView/Open
16_references.pdf1.01 MBAdobe PDFView/Open
17_list_of_publications.pdf217.36 kBAdobe PDFView/Open
80_recommendation.pdf403.58 kBAdobe PDFView/Open


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial 4.0 International (CC BY-NC 4.0).

Altmetric Badge: