Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/306393
Full metadata record
DC FieldValueLanguage
dc.coverage.spatialStudy and analysis of matrix multiplication using floating point number on a reconfigurable device
dc.date.accessioned2020-11-10T11:40:20Z-
dc.date.available2020-11-10T11:40:20Z-
dc.identifier.urihttp://hdl.handle.net/10603/306393-
dc.description.abstractIn the present scenario the rapid growth of wireless communication multimedia applications robotics and graphics increases the demand for resource efficient high throughput and low power digital signal processing DSPsystems Floating point matrix multiplication is the most widely used fundamental processing element in almost all DSP systems ranging from audio video signal processing to wireless sensor networks Hardware implementation of Floating point matrix multiplication requires a huge number of arithmetic operations that affect the speed and consumes more area and power Pipelining and parallel processing are the two methods used in the DSP systems to reduce the dynamic power consumption Demand for high performance processing element with less area and low power increases in various scientific computing applications Consequently the number of adders and multipliers used in the design of floating point unit also increases gradually The adders and multipliers are the most area delay and power consuming data path elements in the processing unit The arithmetic level reduction of delay power and area in the processing element is done by choosing appropriate adders and multipliers The proposed design of floating point matrix multiplication is based on rank 1 update algorithm using pipelined architecture The performance of the algorithm is determined by the performance of the multiplier unit. newline
dc.format.extentxx,142p.
dc.languageEnglish
dc.relationp.131-141.
dc.rightsuniversity
dc.titleStudy and analysis of matrix multiplication using floating point number on a reconfigurable device
dc.title.alternative
dc.creator.researcherAnnie Bessant Y R
dc.subject.keywordEngineering and Technology
dc.subject.keywordEngineering
dc.subject.keywordEngineering Electrical and Electronic
dc.subject.keywordWireless communication
dc.subject.keywordDigital Signal Processing
dc.subject.keywordWireless sensor networks
dc.description.note
dc.contributor.guideLatha T
dc.publisher.placeChennai
dc.publisher.universityAnna University
dc.publisher.institutionFaculty of Information and Communication Engineering
dc.date.registered
dc.date.completed2019
dc.date.awarded2019
dc.format.dimensions21cm
dc.format.accompanyingmaterialDVD
dc.source.universityUniversity
dc.type.degreePh.D.
Appears in Departments:Faculty of Information and Communication Engineering

Files in This Item:
File Description SizeFormat 
01_title.pdfAttached File24.72 kBAdobe PDFView/Open
02_certificates.pdf389.28 kBAdobe PDFView/Open
03_abstracts.pdf9.2 kBAdobe PDFView/Open
04_acknowledgements.pdf53.9 kBAdobe PDFView/Open
05_contents.pdf35.35 kBAdobe PDFView/Open
06_list_of_tables.pdf4.88 kBAdobe PDFView/Open
07_list_of_figures.pdf13.46 kBAdobe PDFView/Open
08_list_of_abbreviations.pdf62.08 kBAdobe PDFView/Open
09_chapter1.pdf321.36 kBAdobe PDFView/Open
10_chapter2.pdf254.07 kBAdobe PDFView/Open
11_chapter3.pdf885.42 kBAdobe PDFView/Open
12_chapter4.pdf761.02 kBAdobe PDFView/Open
13_chapter5.pdf759.26 kBAdobe PDFView/Open
14_conclusion.pdf16.98 kBAdobe PDFView/Open
15_references.pdf102.51 kBAdobe PDFView/Open
16_list_of_publications.pdf59.6 kBAdobe PDFView/Open
80_recommendation.pdf64.14 kBAdobe PDFView/Open


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: