Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/300454
Title: Certain investigations on design for testability using kip bond logic and transmission gates circuitry in BIST for low cost testing
Researcher: Naveenbalaji G
Guide(s): Chenthur Pandian S
Keywords: Engineering and Technology
Engineering
Engineering Electrical and Electronic
Kip Bond logic
Transmission Gates Circuitry
Low Cost Testing
University: Anna University
Completed Date: 2019
Abstract: The reduction of power consumption in testing a digital circuit is a major phenomenon present nowadays in the silicon industry The testing for power consumption constitutes the major time overhead of production of any digital circuit The digital circuit is designed in such a way that it produces different outputs during normal and the testing mode The normal mode of operation consumes low power which is produced by the primary inputs These primary inputs make the circuit to switch on several gates and thereby produce the output of the circuit hence called the primary output But during the testing mode the circuit works with the test vectors applied at the primary input terminals which in turn produce the output which is stored using the Output Response Analyser ORA for further verification The main objective of this work is to design the test pattern generator using 22 nanometer strained silicon Complementary Metal Oxide Semiconductor CMOS technology and use it for testing Further adding with test pattern generator kip bond logic based on Null Convention Logic is designed to keep a particular portion of the circuit in idle during the testing process At last the best flip-flop design is made available for the design of Linear Feedback Shift Register LFSR so that the circuit can be tested with reduced time and reduced power consumption for the test per test clock per test vector This work is mainly focussed on creating kip bond logic to carry out the test process with the half of the circuit remains idle so that the testing power consumption is reduced This is achieved by the idle state of the inactive components which reduces power consumption during the test per test clock per test vector newline
Pagination: xiv, 131p.
URI: http://hdl.handle.net/10603/300454
Appears in Departments:Faculty of Information and Communication Engineering

Files in This Item:
File Description SizeFormat 
01_title.pdfAttached File19.58 kBAdobe PDFView/Open
02_certificates.pdf540.48 kBAdobe PDFView/Open
03_abstracts.pdf120.65 kBAdobe PDFView/Open
04_acknowledgements.pdf246.8 kBAdobe PDFView/Open
05_contents.pdf195.16 kBAdobe PDFView/Open
06_listoftables.pdf118.93 kBAdobe PDFView/Open
07_listoffigures.pdf341.19 kBAdobe PDFView/Open
08_listofabbreviations.pdf121.93 kBAdobe PDFView/Open
09_chapter1.pdf1.03 MBAdobe PDFView/Open
10_chapter2.pdf2.23 MBAdobe PDFView/Open
11_chapter3.pdf1.07 MBAdobe PDFView/Open
12_chapter4.pdf2.46 MBAdobe PDFView/Open
13_chapter5.pdf2.84 MBAdobe PDFView/Open
14_chapter6.pdf3.19 MBAdobe PDFView/Open
15_conclusion.pdf762.35 kBAdobe PDFView/Open
16_references.pdf263.7 kBAdobe PDFView/Open
17_listofpublications.pdf230.56 kBAdobe PDFView/Open
80_recommendation.pdf317.75 kBAdobe PDFView/Open
Show full item record


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: