Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/298420
Full metadata record
DC FieldValueLanguage
dc.coverage.spatialCertain investigations on power and ground bounce mitigation in nanoscale VLSI circuits
dc.date.accessioned2020-09-08T11:57:15Z-
dc.date.available2020-09-08T11:57:15Z-
dc.identifier.urihttp://hdl.handle.net/10603/298420-
dc.description.abstractIn this modern era the challenge for chip designers is to maintain a long enough battery life in portable devices such as smart phones tablet computers etc as power consumption increases with enhanced functionality and operating frequency Excessive power consumption is a major hindrance to the advancement of nanoscale Complementary Metal Oxide Semiconductor CMOS Very Large Scale Integration VLSI circuits Leakage currents are important sources of power consumption in modern nanoscale VLSI circuits Hence suppressing leakage currents in large scale integrated circuits is essential for achieving extended battery life and facilitating the proliferation of portable electronic devices Mode transition noise is another important reliability issue in nanometer regime with shrinking noise margins Significant ground bounce is produced when circuit blocks transits from sleep mode to active mode Due to this noise, the active blocks may latch a wrong state if the voltage due to ground bounce is higher than the noise margin of the circuit Power gating is the most commonly used power and ground bounce suppression technique in state-of-the-art integrated circuits The basic strategy of power gating is to provide two power modes: a sleep mode and an active mode Power gating structures are designed such that it makes the circuit blocks to switch between these modes at and in the appropriate manner to maximize power savings while minimizing the impact to performance The research work in this thesis mainly focuses on the design of power gating techniques with superior performance compared to conventional techniques newline
dc.format.extentxx,129p.
dc.languageEnglish
dc.relationp.118-128
dc.rightsuniversity
dc.titleCertain investigations on power and ground bounce mitigation in nanoscale VLSI circuits
dc.title.alternative
dc.creator.researcherKavitha M
dc.subject.keywordEngineering and Technology
dc.subject.keywordEngineering
dc.subject.keywordEngineering Electrical and Electronic
dc.subject.keywordVLSI circuits
dc.subject.keywordGround bounce mitigation
dc.description.note
dc.contributor.guideKalpana A M
dc.publisher.placeChennai
dc.publisher.universityAnna University
dc.publisher.institutionFaculty of Information and Communication Engineering
dc.date.registeredn.d.
dc.date.completed2019
dc.date.awarded30/11/2019
dc.format.dimensions21cm.
dc.format.accompanyingmaterialNone
dc.source.universityUniversity
dc.type.degreePh.D.
Appears in Departments:Faculty of Information and Communication Engineering

Files in This Item:
File Description SizeFormat 
01_title.pdfAttached File26.04 kBAdobe PDFView/Open
02_certifixates.pdf582.55 kBAdobe PDFView/Open
03_abstracts.pdf114.98 kBAdobe PDFView/Open
04_acknowledgements.pdf583.49 kBAdobe PDFView/Open
05_contents.pdf72.27 kBAdobe PDFView/Open
06_listoftables.pdf49.94 kBAdobe PDFView/Open
07_listoffigures.pdf17.94 kBAdobe PDFView/Open
08_listofabbreviations.pdf78.53 kBAdobe PDFView/Open
09_chapter1.pdf230.27 kBAdobe PDFView/Open
10_chapter2.pdf307.78 kBAdobe PDFView/Open
11_chapter3.pdf434.63 kBAdobe PDFView/Open
12_chapter4.pdf648.06 kBAdobe PDFView/Open
13_chapter5.pdf1.64 MBAdobe PDFView/Open
14_chapter6.pdf434.37 kBAdobe PDFView/Open
15_chapter7.pdf714.29 kBAdobe PDFView/Open
16_chapter8.pdf542.96 kBAdobe PDFView/Open
17_conclusion.pdf216.17 kBAdobe PDFView/Open
18_references.pdf295.5 kBAdobe PDFView/Open
19_listofpublications.pdf196.4 kBAdobe PDFView/Open
80_recommendation.pdf183.07 kBAdobe PDFView/Open


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: