Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/298313
Full metadata record
DC FieldValueLanguage
dc.coverage.spatialInvestigations on upgrading power reduction techniques for VLSI based computational circuits
dc.date.accessioned2020-09-08T05:00:50Z-
dc.date.available2020-09-08T05:00:50Z-
dc.identifier.urihttp://hdl.handle.net/10603/298313-
dc.description.abstractThe popularity and explosive growth of portable electronics motivate the designers to drive towards system designs with a smaller silicon area higher speeds and higher reliability Last decade onwards the emphasis of the system design in VLSI has shifted from high speed to low power However electronic portable devices such as Personal Digital Assistants notebook computers and mobile phones require enormous volume of data processing to be done For such multimedia devices the prime goal of using low power design is to curtail the total power dissipation of the system to preserve the reliability of the integrated circuit chips The main sources of power dissipation are dynamic and static power dissipation In deep sub-micron circuits leakage power in static power dissipation has become an increased proportion compared to dynamic power dissipation For CMOS technologies below 65nm 50 percentage of total power consumption arises from leakage current During the last few years various low power design techniques have been implemented to reduce leakage power at multiple abstraction levels There are various types of leakage current out of which sub-threshold leakage current is predominant in deep sub-micron devices Initially a search was done on circuit level design methods to reduce the active mode or static mode of power dissipation This search revealed the achievement of reduction in static power dissipation at the expense of active power dissipation However both types of power dissipation require reduction in order to have reduced total power dissipation in deep sub-micron designs newline
dc.format.extentxx ,159p.
dc.languageEnglish
dc.relationp.127-138
dc.rightsuniversity
dc.titleInvestigations on upgrading power reduction techniques for VLSI based computational circuits
dc.title.alternative
dc.creator.researcherJeba Johannah J
dc.subject.keywordEngineering and Technology
dc.subject.keywordComputer Science
dc.subject.keywordComputer Science Hardware and Architecture
dc.subject.keywordPower reduction techniques
dc.subject.keywordComputational circuits
dc.subject.keywordVLSI
dc.description.note
dc.contributor.guideReeba Korah
dc.publisher.placeChennai
dc.publisher.universityAnna University
dc.publisher.institutionFaculty of Information and Communication Engineering
dc.date.registeredn.d.
dc.date.completed2019
dc.date.awarded31/10/2019
dc.format.dimensions21cm.
dc.format.accompanyingmaterialNone
dc.source.universityUniversity
dc.type.degreePh.D.
Appears in Departments:Faculty of Information and Communication Engineering

Files in This Item:
File Description SizeFormat 
01_title.pdfAttached File25.47 kBAdobe PDFView/Open
02_certificates.pdf664.6 kBAdobe PDFView/Open
03_abstracts.pdf97.71 kBAdobe PDFView/Open
04_acknowledgements.pdf332.95 kBAdobe PDFView/Open
05_contents.pdf101.47 kBAdobe PDFView/Open
06_listoftables.pdf119.7 kBAdobe PDFView/Open
07_listoffigures.pdf108.03 kBAdobe PDFView/Open
08_listofabbreviations.pdf155.29 kBAdobe PDFView/Open
09_chapter1.pdf397.47 kBAdobe PDFView/Open
10_chapter2.pdf259.01 kBAdobe PDFView/Open
11_chapter3.pdf674.65 kBAdobe PDFView/Open
12_chapter4.pdf1.09 MBAdobe PDFView/Open
13_conclusion.pdf216.79 kBAdobe PDFView/Open
14_references.pdf220.99 kBAdobe PDFView/Open
15_listofpublications.pdf147.11 kBAdobe PDFView/Open
80_recommendation.pdf243.12 kBAdobe PDFView/Open


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: