Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/29245
Full metadata record
DC FieldValueLanguage
dc.coverage.spatialA power optimized 10 bit 100ms s pipelined Analog to digital converter for high Speed interface circuitsen_US
dc.date.accessioned2014-11-27T11:29:24Z-
dc.date.available2014-11-27T11:29:24Z-
dc.date.issued2014-11-27-
dc.identifier.urihttp://hdl.handle.net/10603/29245-
dc.description.abstractHigh speed and medium resolution Analog to Digital Converters newline ADC are widely used in commercial applications including data newlinecommunication and image signal processing In such applications the newlinereduction of power consumption associated with high speed sampling and newlinehigh linearity is one key design issue in enhancing the portability and battery newlineoperation Among many ADC architectures pipelined ADC is proved to be newlinethe most suitable for high speed medium resolution and low power newlineconsumption Advancement in fabrication technology reduces the feature size newlineof the transistor and scales down the supply voltage To achieve high linearity newlinehigh dynamic range and high sampling speed simultaneously under low newlinesupply voltages in deep submicron Complementary Metal Oxide newlineSemiconductor CMOS technology with low power consumption has been newlineconsidered as extremely challenging Thus the objective of this work is to newlinedesign and implement a low voltage low power medium resolution and newlinehigh speed pipelined ADC in deep submicron CMOS technology newlineThe resolution per stage plays an important role in determining overall newlinepower dissipation of a pipelined ADC The pros and cons of both large and newlinesmall number of bits per stage are examined Based on the observations the newlinemost suitable resolution per stage architecture is selected to realize the newlinepipelined ADC newlineen_US
dc.format.extentxxiii, 184p.en_US
dc.languageEnglishen_US
dc.relationp173-182.en_US
dc.rightsuniversityen_US
dc.titleA power optimized 10 bit 100ms s pipelined Analog to digital converter for high Speed interface circuitsen_US
dc.title.alternativeen_US
dc.creator.researcherMeganathan Den_US
dc.subject.keywordAnalog to Digital Convertersen_US
dc.subject.keywordComplementary Metal Oxideen_US
dc.description.noteappendix p172, reference p173-182.en_US
dc.contributor.guideRaja paul perinbam Jen_US
dc.publisher.placeChennaien_US
dc.publisher.universityAnna Universityen_US
dc.publisher.institutionFaculty of Information and Communication Engineeringen_US
dc.date.registeredn.d,en_US
dc.date.completed01/09/2008en_US
dc.date.awarded30/09/2008en_US
dc.format.dimensions23cm.en_US
dc.format.accompanyingmaterialNoneen_US
dc.source.universityUniversityen_US
dc.type.degreePh.D.en_US
Appears in Departments:Faculty of Information and Communication Engineering

Files in This Item:
File Description SizeFormat 
01_title.pdfAttached File36.21 kBAdobe PDFView/Open
02_certificate.pdf5.83 kBAdobe PDFView/Open
03_abstract.pdf8.86 kBAdobe PDFView/Open
04_acknowledgement.pdf7.21 kBAdobe PDFView/Open
05_content.pdf90.76 kBAdobe PDFView/Open
06_chapter1.pdf95.19 kBAdobe PDFView/Open
07_chapter2.pdf167.68 kBAdobe PDFView/Open
08_chapter3.pdf94.87 kBAdobe PDFView/Open
09_chapter4.pdf396.48 kBAdobe PDFView/Open
10_chapter5.pdf325.92 kBAdobe PDFView/Open
11_chapter6.pdf365.43 kBAdobe PDFView/Open
12_chapter7.pdf402.03 kBAdobe PDFView/Open
13_chapter8.pdf221.29 kBAdobe PDFView/Open
14_chapter9.pdf36.98 kBAdobe PDFView/Open
15_appendix.pdf506.69 kBAdobe PDFView/Open
16_reference.pdf97.35 kBAdobe PDFView/Open
17_publication.pdf8.65 kBAdobe PDFView/Open
18_vitae.pdf5.65 kBAdobe PDFView/Open


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: