Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/27650
Full metadata record
DC FieldValueLanguage
dc.coverage.spatialDynamically reconfigurable bit parallel pipelined embedded architecture for high speed signal processingen_US
dc.date.accessioned2014-11-10T04:14:25Z-
dc.date.available2014-11-10T04:14:25Z-
dc.date.issued2014-11-10-
dc.identifier.urihttp://hdl.handle.net/10603/27650-
dc.description.abstractA novel dynamically reconfigurable embedded architecture is newlineproposed in this thesis This architecture is targeted at applications involving newlineinherent data parallelism high regularity and high throughput Realtime newlinedigital signal processing systems are characterized by a large volume of realtime newlinedata input at variable rates and repetitive arithmetic operations on these newlinedata Solutions for such computational problems are mainly driven by the newlinedemanded speed flexibility in architecture and area budget available The newlineproposed architecture uses the concept of resource sharing and dynamic newlinereconfiguration newlineDynamically reconfigurable embedded architecture exploits the newlineconcept of resource sharing thereby achieving more functionality in less area newlinewithout execution time violation newline newlineen_US
dc.format.extentxv, 108p.en_US
dc.languageEnglishen_US
dc.relationp.103-105en_US
dc.rightsuniversityen_US
dc.titleDynamically reconfigurable bit parallel pipelined embedded architecture for high speed signal processingen_US
dc.title.alternativeen_US
dc.creator.researcherRamadass Nen_US
dc.subject.keywordembedded architectureen_US
dc.subject.keywordinformation and communication engineeringen_US
dc.subject.keywordsignal processingen_US
dc.description.noteReference p.103-105en_US
dc.contributor.guideRaja paul perinbam Jen_US
dc.publisher.placeChennaien_US
dc.publisher.universityAnna Universityen_US
dc.publisher.institutionFaculty of Information and Communication Engineeringen_US
dc.date.registeredn.d.en_US
dc.date.completed01/03/2008en_US
dc.date.awarded30/03/2008en_US
dc.format.dimensions23cmen_US
dc.format.accompanyingmaterialNoneen_US
dc.source.universityUniversityen_US
dc.type.degreePh.D.en_US
Appears in Departments:Faculty of Information and Communication Engineering

Files in This Item:
File Description SizeFormat 
01_title.pdfAttached File39.31 kBAdobe PDFView/Open
02_certificate.pdf5.93 kBAdobe PDFView/Open
03_abstract.pdf9.29 kBAdobe PDFView/Open
04_acknowledgement.pdf6.16 kBAdobe PDFView/Open
05_contents.pdf25.23 kBAdobe PDFView/Open
06_chapter 1.pdf235.44 kBAdobe PDFView/Open
07_chapter 2.pdf288.79 kBAdobe PDFView/Open
08_chapter 3.pdf109.53 kBAdobe PDFView/Open
09_chapter 4.pdf303.57 kBAdobe PDFView/Open
10_chapter 5.pdf1.02 MBAdobe PDFView/Open
11_chapter 6.pdf570.95 kBAdobe PDFView/Open
12_chapter 7.pdf18.55 kBAdobe PDFView/Open
13_references.pdf14.19 kBAdobe PDFView/Open
15_vitae.pdf5.51 kBAdobe PDFView/Open


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: