Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/254831
Full metadata record
DC FieldValueLanguage
dc.coverage.spatialDesign And Implementation of High Speed Vedic Multiplier
dc.date.accessioned2019-08-26T06:02:30Z-
dc.date.available2019-08-26T06:02:30Z-
dc.identifier.urihttp://hdl.handle.net/10603/254831-
dc.description.abstractMultipliers play a vital role in many signal processing applications. The Digital Signal Processing operations like convolution, Fast Fourier Transform (FFT) are mainly focussed on multiplication for its operations. The operations require multiplication for its functioning. The processor works on digital signal due to its high noise margin. The latest multi-media products, electronic and digital systems operate on high speed with low power. Therefore, it is necessary to design a high speed binary multiplier with compact size for the design of all portable devices. Multiplication is generally calculated by shift-and-add operation. The multiplication operation is carried out in three steps. Initially, the partial products are generated by multiplying the inputs bit-wise. In the next step, the generated partial products get reduced. Finally, the sum of all reduced partial products is carried out using high speed adders. The multiplication algorithms differ in the way by which the partial products are generated and they are summed together. The multiplication process is of two types, namely series multiplication and parallel multiplication. The design of serial multiplication is easy and requires fewer components. The microprocessors and DSP Processors are based on sequential operation. The parallel algorithms are used in high speed processors like Field Programmable Gate Array (FPGA). newline newline newline
dc.format.extentxxi, 128p.
dc.languageEnglish
dc.relationp.117-126
dc.rightsuniversity
dc.titleDesign and implementation of high speed vedic multiplier
dc.title.alternative
dc.creator.researcherNisha Angeline M
dc.subject.keywordEngineering and Technology,Engineering,Engineering Electrical and Electronic
dc.subject.keywordFast Fourier Transform
dc.subject.keywordVedic Multiplier
dc.description.note
dc.contributor.guideValarmathy S
dc.publisher.placeChennai
dc.publisher.universityAnna University
dc.publisher.institutionFaculty of Information and Communication Engineering
dc.date.registeredn.d.
dc.date.completed2018
dc.date.awarded30/07/2018
dc.format.dimensions21cm
dc.format.accompanyingmaterialNone
dc.source.universityUniversity
dc.type.degreePh.D.
Appears in Departments:Faculty of Information and Communication Engineering

Files in This Item:
File Description SizeFormat 
01_title.pdfAttached File24.92 kBAdobe PDFView/Open
02_certificates.pdf511.68 kBAdobe PDFView/Open
03_abstract.pdf139.14 kBAdobe PDFView/Open
04_acknowledgement.pdf5.06 kBAdobe PDFView/Open
05_table of contents.pdf363.2 kBAdobe PDFView/Open
06_list_of_abbreviations.pdf8.68 kBAdobe PDFView/Open
07_chapter1.pdf323.48 kBAdobe PDFView/Open
08_chapter2.pdf144.8 kBAdobe PDFView/Open
09_chapter3.pdf274.85 kBAdobe PDFView/Open
10_chapter4.pdf621.26 kBAdobe PDFView/Open
11_chapter5.pdf446.66 kBAdobe PDFView/Open
12_chapter6.pdf284.92 kBAdobe PDFView/Open
13_conclusion.pdf129.49 kBAdobe PDFView/Open
14_references.pdf157.78 kBAdobe PDFView/Open
15_list_of_publications.pdf124.49 kBAdobe PDFView/Open


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: