Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/254805
Full metadata record
DC FieldValueLanguage
dc.coverage.spatialInvestigations on the Implementation of Low Power AES Counter Mode Architecture on FPGA for IEEE 802.16E Standard
dc.date.accessioned2019-08-26T05:56:20Z-
dc.date.available2019-08-26T05:56:20Z-
dc.identifier.urihttp://hdl.handle.net/10603/254805-
dc.description.abstractnewline Reducing the power consumption in digital circuits is a major challenge in the design of portable systems. The limited battery lifetime imposes very strict demands on the overall power dissipation of a portable system. In modern digital communication, secured data transmission is a crucial task. The data confidentiality, data integrity and authentication are the important key parameters in wireless communication. Cryptography algorithm contributes a significant amount of data confidentiality. So, number of cryptography algorithms have been developed to prevent security hacks. But, by using modern high speed advanced computational technology, most of the cryptography algorithms were hacked. In this time line, Advanced Encryption Standard (AES) is the most powerful unbreakable cryptography algorithm. newlineIn this thesis, the research is focused on the low power implementation of AES cryptography algorithm. Here, few modifications are done at the architectural level of design and the architectures are implemented using FPGA devices of Xilinx family. Four architectural models such as resource sharing loop iterative structure, component reuse and pipe line are used in AES to reduce power, delay and area. newline
dc.format.extentxxiv,153p.
dc.languageEnglish
dc.relationp.143-152
dc.rightsuniversity
dc.titleInvestigations on the implementation of low power AES counter mode architecture on FPGA for IEEE 802 16E standard
dc.title.alternative
dc.creator.researcherRajasekar P
dc.subject.keywordAdvanced Encryption Standard
dc.subject.keywordEngineering and Technology,Computer Science,Computer Science Information Systems
dc.subject.keywordField Programmable Gate Array
dc.subject.keywordGalois Field
dc.subject.keywordMedium Access Control
dc.subject.keywordMixColumn Transformation
dc.description.note
dc.contributor.guideMangalam H
dc.publisher.placeChennai
dc.publisher.universityAnna University
dc.publisher.institutionFaculty of Information and Communication Engineering
dc.date.registeredn.d.
dc.date.completed2018
dc.date.awarded30/04/2018
dc.format.dimensions21cm.
dc.format.accompanyingmaterialNone
dc.source.universityUniversity
dc.type.degreePh.D.
Appears in Departments:Faculty of Information and Communication Engineering

Files in This Item:
File Description SizeFormat 
01_title.pdfAttached File45.82 kBAdobe PDFView/Open
02_certificates.pdf2.46 MBAdobe PDFView/Open
03_abstract.pdf43.72 kBAdobe PDFView/Open
04_acknowledgement.pdf4.81 kBAdobe PDFView/Open
05_contents.pdf5.14 MBAdobe PDFView/Open
06_list_of_symbols_and_abbreviations.pdf98.49 kBAdobe PDFView/Open
07_chapter1.pdf1.25 MBAdobe PDFView/Open
08_chapter2.pdf1.27 MBAdobe PDFView/Open
09_chapter3.pdf175.43 kBAdobe PDFView/Open
10_chapter4.pdf1.53 MBAdobe PDFView/Open
11_chapter5.pdf1.44 MBAdobe PDFView/Open
12_chapter6.pdf848.4 kBAdobe PDFView/Open
13_chapter7.pdf154.74 kBAdobe PDFView/Open
14_references.pdf183.38 kBAdobe PDFView/Open
15_publications.pdf151.57 kBAdobe PDFView/Open


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: