Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/253333
Full metadata record
DC FieldValueLanguage
dc.coverage.spatialCertain Investigations on High Performance Cordic Based Efficient VLSI Architectures for Fast Fourier Transform
dc.date.accessioned2019-08-20T11:05:52Z-
dc.date.available2019-08-20T11:05:52Z-
dc.identifier.urihttp://hdl.handle.net/10603/253333-
dc.description.abstractFast Fourier Transform (FFT) algorithms are the efficient methods to compute Discrete Fourier Transform (DFT) with reduced computations. FFT architectures consume high power and occupy more area. Therefore, efficient FFT architecture is required for real time application. In FFT architectures, butterfly operation is the most computationally demanding stage. Conventional butterfly unit consists of complex adders and complex multipliers. Complex multipliers perform the twiddle factor multiplication. They occupy large area with long latency and consume considerable power. So, the implementation of low-power high speed complex multiplier is a challenging task in low power FFT architecture design. Therefore, in this work, the twiddle factor multiplication is performed by Coordinate Rotation newlineDigital Computer (CORDIC) algorithm. Due to this, the complex multiplier is newlinecompletely removed from FFT architecture. CORDIC is an iterative algorithm that rotates the two-dimensional vectors in linear, circular and hyperbolic coordinate systems by performing a micro-rotation in each iteration. In addition to the rotation, the vector is scaled in each iteration. CORDIC algorithm performs twiddle factor multiplication using only adders and shifters. Due to this, the complexity of FFT newlinearchitectures is reduced. In CORDIC-based FFT processor, the memory required for storing twiddle factor is also reduced. However, CORDIC algorithm has slow computational speed due to its iterative structure and the speed of CORDIC operation is limited by the number of iterations, which are equal to the internal word-length. For example, at least N rotations must be performed in order to achieve newlineN-bits of accuracy. newline newline
dc.format.extentxxvii, 207p.
dc.languageEnglish
dc.relationp.198-206
dc.rightsuniversity
dc.titleCertain investigations on high performance cordic based efficient VLSI architectures for fast fourier transform
dc.title.alternative
dc.creator.researcherParamasivam C
dc.subject.keywordCordic Based Efficient
dc.subject.keywordEngineering and Technology,Engineering,Engineering Electrical and Electronic
dc.subject.keywordFast Fourier Transform
dc.subject.keywordFourier Transform
dc.subject.keywordVLSI Architectures
dc.description.note
dc.contributor.guideJayathi K B
dc.publisher.placeChennai
dc.publisher.universityAnna University
dc.publisher.institutionFaculty of Information and Communication Engineering
dc.date.registeredn.d.
dc.date.completed2018
dc.date.awarded31/08/2018
dc.format.dimensions21 cm
dc.format.accompanyingmaterialNone
dc.source.universityUniversity
dc.type.degreePh.D.
Appears in Departments:Faculty of Information and Communication Engineering

Files in This Item:
File Description SizeFormat 
01_title.pdfAttached File24.65 kBAdobe PDFView/Open
02_certificates.pdf571.35 kBAdobe PDFView/Open
03_abstract.pdf196.51 kBAdobe PDFView/Open
04_acknowledgement.pdf281.87 kBAdobe PDFView/Open
05_contents.pdf354 kBAdobe PDFView/Open
06_list_of_symbols and abbreviations.pdf176.77 kBAdobe PDFView/Open
07_chapter1.pdf805.84 kBAdobe PDFView/Open
08_chapter2.pdf373.26 kBAdobe PDFView/Open
09_chapter3.pdf1.12 MBAdobe PDFView/Open
10_chapter4.pdf620.01 kBAdobe PDFView/Open
11_chapter5.pdf2.15 MBAdobe PDFView/Open
12_conclusion.pdf250.35 kBAdobe PDFView/Open
13_references.pdf215.23 kBAdobe PDFView/Open
14_list_of_publications.pdf249.54 kBAdobe PDFView/Open


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: