Please use this identifier to cite or link to this item:
http://hdl.handle.net/10603/253175
Title: | Analysis on high performance vedic multipliers and fast adders for fir filter implementation used in image processing applications |
Researcher: | Jayakumar S |
Guide(s): | Sumathi A |
Keywords: | Engineering and Technology,Engineering,Engineering Electrical and Electronic Fir filter Image processing Vedic multipliers |
University: | Anna University |
Completed Date: | 2018 |
Abstract: | The demand in the market for portable consumer electronics powered by batteries makes low power design as an important field of research There is an ongoing need to have energy efficient high speed circuits for less power with increasing density of transistors Low power requirement and smaller area design are the primary criteria in the fabrication of the Very large Scale Integration VLSI digital system The speed and the area are the different parameter issues increasing the speed result in a larger area. In today s era the infinite resolution goes on in the communication field and signal processing application. Digital Signal Processing (DSP) is applicable in newlineall engineering field The operation of discrete Fourier Transforms convolution digital filters etc requires a dedicated processor The performance of any processor is determined by the high speed adder and in particular by the adder employed in multiplier unit In the current scenario any DSP processors instruction cycle time is identified by the multiplication rate Many creative thoughts for multipliers were proposed to improve performance As the requirement for high speed processing has been expanding as an outcome of advancement in computer and signal processing newlineservices For any processing applications multipliers in association with adders were to be optimized With the innovation in technology the multiplier is designed to target any of these requirements satisfying increased speed less power consumption and regularity of layout for a compact area suitable for high performance VLSI implementation newline newline |
Pagination: | xxi, 129p. |
URI: | http://hdl.handle.net/10603/253175 |
Appears in Departments: | Faculty of Information and Communication Engineering |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
01_title.pdf | Attached File | 24.6 kB | Adobe PDF | View/Open |
02_certificates.pdf | 673.57 kB | Adobe PDF | View/Open | |
03_abstract.pdf | 128.14 kB | Adobe PDF | View/Open | |
04_acknowledgement.pdf | 5.11 kB | Adobe PDF | View/Open | |
05_table_of_contents.pdf | 10.89 kB | Adobe PDF | View/Open | |
06_list_of_tables.pdf | 4.98 kB | Adobe PDF | View/Open | |
07_list_of_figures.pdf | 15.93 kB | Adobe PDF | View/Open | |
08_list_of_symbols and abbreviations.pdf | 138.94 kB | Adobe PDF | View/Open | |
09_chapter1.pdf | 783.05 kB | Adobe PDF | View/Open | |
10_chapter2.pdf | 577.72 kB | Adobe PDF | View/Open | |
11_chapter3.pdf | 1.34 MB | Adobe PDF | View/Open | |
12_chapter4.pdf | 1.82 MB | Adobe PDF | View/Open | |
13_chapter5.pdf | 1.5 MB | Adobe PDF | View/Open | |
14_conclusion.pdf | 202.04 kB | Adobe PDF | View/Open | |
15_references.pdf | 486.04 kB | Adobe PDF | View/Open | |
16_list_of_publications.pdf | 312.9 kB | Adobe PDF | View/Open |
Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).
Altmetric Badge: